H01L29/0692

ELECTROSTATIC DISCHARGE PROTECTION DEVICE
20230017089 · 2023-01-19 ·

The present disclosure provides an electrostatic discharge protection device, and relates to the technical field of semiconductors. A first P-type heavily-doped region and a first N-type heavily-doped region of the electrostatic discharge protection device are located in a P well, a second P-type heavily-doped region and a third N-type heavily-doped region are located in a first N well, one part of a second N-type heavily-doped region is located in the P well, the other part is located in the first N well, and the P well and the first N well are located in a P-type substrate. The P-type substrate is provided with a gate structure, the gate structure, the first N-type heavily-doped region, and the second N-type heavily-doped region form a transistor, the first N-type heavily-doped region and the gate structure are connected to a first voltage.

RESISTOR AND RESISTOR-TRANSISTOR-LOGIC CIRCUIT WITH GAN STRUCTURE AND METHOD OF MANUFACTURING THE SAME

A resistor-transistor-logic circuit with GaN structures, including a 2DEG resistor having a drain connected with an operating voltage, and a logic FET having a gate connected to an input voltage, a source grounded and a drain connected with a source of the 2DEG resistor and connected collectively to an output voltage.

SEMICONDUCTOR DEVICE
20230223440 · 2023-07-13 ·

The present application discloses a semiconductor device including a substrate; a first semiconductor stack having a first threshold voltage and comprising a first insulating stack positioned on the substrate; a second semiconductor stack having a second threshold voltage and comprising a second insulating stack positioned on the substrate; and wherein the first threshold voltage is different the second threshold voltage; a thickness of the first insulating stack is different from a thickness of the second insulating stack.

SEMICONDUCTOR DEVICE
20230223464 · 2023-07-13 ·

A semiconductor device includes a semiconductor part, first and second electrodes and a control electrode. The semiconductor part is provided between the first and second electrodes. The control electrode is provided between the semiconductor part and the second electrode. The semiconductor part includes first, third and fifth layers of a first conductivity type, and second, fourth, sixth and seventh layers of a second conductivity type. The second layer is provided between the first layer and the second electrode. The third layer is provided between the second layer and the second electrode. The fourth and fifth layers are provided between the first layer and the first electrode. The sixth layer surrounds the second and third layers. The seventh layer is provided between the first layer and the first electrode. The seventh layer surrounds the fourth and fifth layers and is apart from the fourth and fifth layers.

BIPOLAR TRANSISTOR STRUCTURE ON SEMICONDUCTOR FIN AND METHODS TO FORM SAME
20230223462 · 2023-07-13 ·

Embodiments of the disclosure provide a bipolar transistor structure including a semiconductor fin on a substrate. The semiconductor fin has a first doping type, a length in a first direction, and a width in a second direction perpendicular to the first direction. A first emitter/collector (E/C) material is adjacent a first sidewall of the semiconductor fin along the width of the semiconductor fin. The first E/C material has a second doping type opposite the first doping type. A second E/C material is adjacent a second sidewall of the semiconductor fin along the width of the semiconductor fin. The second E/C material has the second doping type. A width of the first E/C material is different from a width of the second E/C material.

PILLAR STRUCTURE AND SUPER JUNCTION SEMICONDUCTOR DEVICE INCLUDING THE SAME
20230223435 · 2023-07-13 ·

A pillar structure includes an epitaxial layer of a first conductivity type including an active region and a peripheral region surrounding the active region and a plurality of pillars of a second conductivity type, the pillars extending in a vertical direction within the epitaxial layer, being spaced apart from each other in a horizontal direction, respectively, and including active pillars provided in the active region and peripheral pillars provided in the peripheral region, wherein the active pillars are spaced apart from another adjacent each other at a first pitch, and a pair of the peripheral pillars are branched from one of the active pillars and are spaced apart from each other at a second pitch smaller than the first pitch.

LDMOS transistors including vertical gates with multiple dielectric sections, and associated methods

A lateral double-diffused metal-oxide-semiconductor transistor includes a silicon semiconductor structure and a vertical gate. The vertical gate include a (a) gate conductor extending from a first outer surface of the silicon semiconductor structure into the silicon semiconductor structure and (b) a gate dielectric layer including a least three dielectric sections. Each of the at least three dielectric sections separates the gate conductor from the silicon semiconductor structure by a respective separation distance, where each of the respective separation distances is different from each other of the respective separation distances.

Schottky barrier diode

An object of the present invention is to provide a Schottky barrier diode which is less likely to cause dielectric breakdown due to concentration of an electric field. A Schottky barrier diode includes a semiconductor substrate 20 made of gallium oxide, a drift layer 30 made of gallium oxide and provided on the semiconductor substrate 20, an anode electrode 40 brought into Schottky contact with the drift layer 30, and a cathode electrode 50 brought into ohmic contact with the semiconductor substrate 20. The drift layer 30 has an outer peripheral trench 10 formed at a position surrounding the anode electrode 40 in a plan view. An electric field is dispersed by the presence of the outer peripheral trench 10 formed in the drift layer 30. This alleviates concentration of the electric field on the corner of the anode electrode 40, making it unlikely to cause dielectric breakdown.

INTEGRATION OF LOW AND HIGH VOLTAGE DEVICES ON SUBSTRATE
20230011246 · 2023-01-12 ·

The present disclosure relates to a semiconductor structure that includes a well region and a semiconductor substrate. The well region is disposed within the semiconductor substrate. The well region includes a plurality of first regions separated by a plurality of second regions, where the plurality of first regions is of a first doping and the plurality of second regions are of a second doping different than the first doping. A gate electrode overlies the well region where the gate electrode is disposed laterally over a portion of the plurality of first regions and a portion of the plurality of second regions.

BURIED GRID WITH SHIELD IN WIDE BAND GAP MATERIAL
20230215911 · 2023-07-06 ·

There is disclosed a structure in a wide band gap material such as silicon carbide wherein there is a buried grid and shields covering at least one middle point between two adjacent parts of the buried grid, when viewed from above. Advantages of the invention include easy manufacture without extra lithographic steps compared with standard manufacturing process, an improved trade-off between the current conduction and voltage blocking characteristics of a JBSD comprising the structure.