Patent classifications
H01L2224/24
Integrated circuit packages to minimize stress on a semiconductor die
An integrated circuit package can contain a semiconductor die and provide electrical connections between the semiconductor die and additional electronic components. The integrated circuit package can reduce stress placed on the semiconductor die due to movement of the integrated circuit package due to, for example, temperature changes and/or moisture levels. The integrated circuit package can at least partially mechanically isolate the semiconductor die from the integrated circuit package.
RECESSED SEMICONDUCTOR DEVICES, AND ASSOCIATED SYSTEMS AND METHODS
Semiconductor devices having recessed edges with plated structures, semiconductor assemblies formed therefrom, and associated systems and methods are disclosed herein. In one embodiment, a semiconductor assembly includes a first semiconductor device and a second semiconductor device. The first semiconductor device can include an upper surface and a first dielectric layer over the upper surface, the second semiconductor device can include a lower surface and a second dielectric layer over the lower surface, and the first and second dielectric layers can be bonded to couple the first and second semiconductor devices. The first and second dielectric layers can each include a plurality of inwardly extending recesses exposing a plurality of metal structures on the respective upper and lower surfaces, and the upper surface recesses and metal structures can correspond to the lower surface recesses and metal structures. The metal structures can be electrically coupled by plated structures positioned in the recesses.
RECESSED SEMICONDUCTOR DEVICES, AND ASSOCIATED SYSTEMS AND METHODS
Semiconductor devices having recessed edges with plated structures, semiconductor assemblies formed therefrom, and associated systems and methods are disclosed herein. In one embodiment, a semiconductor assembly includes a first semiconductor device and a second semiconductor device. The first semiconductor device can include an upper surface and a first dielectric layer over the upper surface, the second semiconductor device can include a lower surface and a second dielectric layer over the lower surface, and the first and second dielectric layers can be bonded to couple the first and second semiconductor devices. The first and second dielectric layers can each include a plurality of inwardly extending recesses exposing a plurality of metal structures on the respective upper and lower surfaces, and the upper surface recesses and metal structures can correspond to the lower surface recesses and metal structures. The metal structures can be electrically coupled by plated structures positioned in the recesses.
SEMICONDUCTOR DEVICES WITH RECESSED PADS FOR DIE STACK INTERCONNECTIONS
Semiconductor devices having electrical interconnections through vertically stacked semiconductor dies, and associated systems and methods, are disclosed herein. In some embodiments, a semiconductor assembly includes a die stack having a plurality of semiconductor dies. Each semiconductor die can include surfaces having an insulating material, a recess formed in at least one surface, and a conductive pad within the recess. The semiconductor dies can be directly coupled to each other via the insulating material. The semiconductor assembly can further include an interconnect structure electrically coupled to each of the semiconductor dies. The interconnect structure can include a monolithic via extending continuously through each of the semiconductor dies in the die stack. The interconnect structure can also include a plurality of protrusions extending from the monolithic via. Each protrusion can be positioned within the recess of a respective semiconductor die and can be electrically coupled to the conductive pad within the recess.
SEMICONDUCTOR DEVICES WITH RECESSED PADS FOR DIE STACK INTERCONNECTIONS
Semiconductor devices having electrical interconnections through vertically stacked semiconductor dies, and associated systems and methods, are disclosed herein. In some embodiments, a semiconductor assembly includes a die stack having a plurality of semiconductor dies. Each semiconductor die can include surfaces having an insulating material, a recess formed in at least one surface, and a conductive pad within the recess. The semiconductor dies can be directly coupled to each other via the insulating material. The semiconductor assembly can further include an interconnect structure electrically coupled to each of the semiconductor dies. The interconnect structure can include a monolithic via extending continuously through each of the semiconductor dies in the die stack. The interconnect structure can also include a plurality of protrusions extending from the monolithic via. Each protrusion can be positioned within the recess of a respective semiconductor die and can be electrically coupled to the conductive pad within the recess.
Printing components over substrate post edges
A method of making a micro-module structure comprises providing a substrate, the substrate having a substrate surface and comprising a substrate post protruding from the substrate surface. A component is disposed on the substrate post, the component having a component top side and a component bottom side opposite the component top side, the component bottom side disposed on the substrate post. The component extends over at least one edge of the substrate post. One or more component electrodes are disposed on the component.
Printing components over substrate post edges
A method of making a micro-module structure comprises providing a substrate, the substrate having a substrate surface and comprising a substrate post protruding from the substrate surface. A component is disposed on the substrate post, the component having a component top side and a component bottom side opposite the component top side, the component bottom side disposed on the substrate post. The component extends over at least one edge of the substrate post. One or more component electrodes are disposed on the component.
INTEGRATED CIRCUIT INTERCONNECT WITH EMBEDDED DIE
An integrated circuit includes a first die and a second die. The second die is embedded or otherwise contained in a layered interconnect structure of the first die. The second die can be an IC die or it can be an electrically inactive element, such as a heat spreader. A portion of the layered interconnect structure is laterally adjacent to the second die. A first part of the second die can be electrically connected to a second part of the second die via the interconnect structure of the first die. The second die can be operatively coupled to the first die using electrical connections between the second die and one or more interconnect layers above or below the second die, or to devices of the first die. A method of fabricating an interconnect structure with one or more embedded dies is also disclosed.
INTEGRATED CIRCUIT INTERCONNECT WITH EMBEDDED DIE
An integrated circuit includes a first die and a second die. The second die is embedded or otherwise contained in a layered interconnect structure of the first die. The second die can be an IC die or it can be an electrically inactive element, such as a heat spreader. A portion of the layered interconnect structure is laterally adjacent to the second die. A first part of the second die can be electrically connected to a second part of the second die via the interconnect structure of the first die. The second die can be operatively coupled to the first die using electrical connections between the second die and one or more interconnect layers above or below the second die, or to devices of the first die. A method of fabricating an interconnect structure with one or more embedded dies is also disclosed.
Multilayer hybrid battery separators for lithium ion secondary batteries and methods of making same
A multi-layered battery separator for a lithium secondary battery includes a first layer of a dry processed membrane bonded to a second layer of a wet processed membrane. The first layer may be made of a polypropylene based resin. The second layer may be made of a polyethylene based resin. The separator may have more than two layers. The separator may have a ratio of TD/MD tensile strength in the range of about 1.5-3.0. The separator may have a thickness of about 35.0 microns or less. The separator may have a puncture strength of greater than about 630 gf. The separator may have a dielectric breakdown of at least about 2000V.