Patent classifications
H01L2224/8001
METHOD OF MANUFACTURING THREE-DIMENSIONAL SYSTEM-ON-CHIP AND THREE-DIMENSIONAL SYSTEM-ON-CHIP
A method of manufacturing a three-dimensional system-on-chip, comprising providing a memory wafer structure with a first redistribution layer; disposing a first conductive structure and a core die structure and an input/output die structure with a second conductive structure on the first redistribution layer, the input/output die structure being disposed around the core die structure; forming a dielectric layer covering the core die structure, the input/output die structure, and the first conductive structure; removing a part of the dielectric layer and thinning the core die structure and a plurality of input/output die structures to expose the first and second conductive structures; forming a third redistribution layer on the dielectric layer, the third redistribution layer being electrically connected to the first and second conductive structures; forming a plurality of solder balls on the third redistribution layer; performing die saw. A three-dimensional system-on-chip is further provided.
Left and right projectors for display device
Disclosed herein are display devices having a left projector and a right projector. According to certain embodiments, a display device includes a first display package having a first LED die, a second LED die, a third LED die, and a first backplane die that is electrically connected to the first LED die, the second LED die, and the third LED die. Each of the first LED die, the second LED die, and the third LED die is symmetric about a first plane that is parallel to an emission direction of the first LED die and perpendicular to a longitudinal direction of the first LED die. The first backplane die is symmetric about a second plane that is parallel to the emission direction of the first LED die and parallel to the longitudinal direction of the first LED die.
Package structure
A package structure includes a first die, a second die, a bonding die, a gap fill structure and conductive vias. The bonding die includes a bonding dielectric layer and bonding pads. The bonding dielectric layer is bonded to a first dielectric layer of the first die and a second dielectric layer of the second die. The bonding pads are embedded in the bonding dielectric layer and electrically bonded to a first conductive pad of the first die and a second conductive pad of the second die. The gap fill structure is disposed on the first die and the second die, and laterally surrounds the bonding die. The conductive vias penetrates through the gap fill structure to electrically connect to the first die and the second die.
PACKAGE STRUCTURE
A package structure including a photonic, an electronic die, an encapsulant and a waveguide is provided. The photonic die includes an optical coupler. The electronic die is electrically coupled to the photonic die. The encapsulant laterally encapsulates the photonic die and the electronic die. The waveguide is disposed over the encapsulant and includes an upper surface facing away from the encapsulant. The waveguide includes a first end portion and a second end portion, the first end portion is optically coupled to the optical coupler, and the second end portion has a groove on the upper surface.
PACKAGE STRUCTURE
A package structure including a photonic, an electronic die, an encapsulant and a waveguide is provided. The photonic die includes an optical coupler. The electronic die is electrically coupled to the photonic die. The encapsulant laterally encapsulates the photonic die and the electronic die. The waveguide is disposed over the encapsulant and includes an upper surface facing away from the encapsulant. The waveguide includes a first end portion and a second end portion, the first end portion is optically coupled to the optical coupler, and the second end portion has a groove on the upper surface.
LEFT AND RIGHT PROJECTORS FOR DISPLAY DEVICE
Disclosed herein are display systems with multiple display packages. In some examples, a first display package includes a first LED die and a first backplane die. The first LED die includes a wire interface that is symmetric about a first plane. The first backplane die includes input/output (I/O) pads that are electrically connected to the wire interface and symmetric about a second plane, perpendicular to the first plane. A similarly configured second display package includes a second LED die with a wire interface identical in layout to that of the first LED die, and a second backplane die with I/O pads identical in layout to that of the first backplane die. The second LED die can be positioned with respect to the second backplane die as a mirror reflection across the second plane of the position of the first LED die with respect to the first backplane die.
Semiconductor device and method of manufacturing the same
A semiconductor device and method for manufacturing the same are provided. The method includes providing a first substrate. The method also includes forming a first metal layer on the first substrate. The first metal layer includes a first metal material. The method further includes treating a first surface of the first metal layer with a solution including an ion of a second metal material. In addition, the method includes forming a plurality of metal particles including the second metal material on a portion of the first surface of the first metal layer.
Integrated Circuit Structure and Method
A semiconductor device includes a first plurality of dies encapsulated by an encapsulant, an interposer over the first plurality of dies, an interconnect structure over and electrically connected to the interposer, and a plurality of conductive pads on a surface of the interconnect structure opposite the interposer. The interposer includes a plurality of embedded passive components. Each die of the first plurality of dies is electrically connected to the interposer. The interconnect structure includes a solenoid inductor in a metallization layer of the interconnect structure.
Integrated Circuit Structure and Method
A semiconductor device includes a first plurality of dies encapsulated by an encapsulant, an interposer over the first plurality of dies, an interconnect structure over and electrically connected to the interposer, and a plurality of conductive pads on a surface of the interconnect structure opposite the interposer. The interposer includes a plurality of embedded passive components. Each die of the first plurality of dies is electrically connected to the interposer. The interconnect structure includes a solenoid inductor in a metallization layer of the interconnect structure.
INTEGRATED CIRCUIT INTERCONNECT WITH EMBEDDED DIE
An integrated circuit includes a first die and a second die. The second die is embedded or otherwise contained in a layered interconnect structure of the first die. The second die can be an IC die or it can be an electrically inactive element, such as a heat spreader. A portion of the layered interconnect structure is laterally adjacent to the second die. A first part of the second die can be electrically connected to a second part of the second die via the interconnect structure of the first die. The second die can be operatively coupled to the first die using electrical connections between the second die and one or more interconnect layers above or below the second die, or to devices of the first die. A method of fabricating an interconnect structure with one or more embedded dies is also disclosed.