H01L2224/80894

METHOD FOR BONDING CHIPS TO A SUBSTRATE BY DIRECT BONDING

A process for bonding chips to a substrate by direct bonding includes providing a support with which the chips are in contact, the chips in contact with the support being separate from one another. This bonding process also includes forming a liquid film on one face of the substrate, bringing the chips into contact with the liquid film, where the action of bringing the chips into contact with the liquid film causes attraction of the chips toward the substrate, and evaporating the liquid film in order to bond the chips to the substrate by direct bonding.

DIE BONDING METHOD AND DIE BONDING APPARATUS
20230028219 · 2023-01-26 · ·

A die bonding method includes obtaining information about a quality grade of each die of a plurality of dies placed at a wafer, picking up a first die among the plurality of dies from the wafer, identifying a bonding location of a plurality of bonding locations from a substrate according to a quality grade of the first die, and bonding the first die to the bonding location of the substrate.

Wafer-level package structure

Wafer-level packaging structure is provided. First chips are bonded to the device wafer. A first encapsulation layer is formed on the device wafer, covering the first chips. The first chip includes: a chip front surface with a formed first pad, facing the device wafer; and a chip back surface opposite to the chip front surface. A first opening is formed in the first encapsulation layer to expose at least one first chip having an exposed chip back surface for receiving a loading signal. A metal layer structure is formed covering the at least one first chip, a bottom and sidewalls of the first opening, and the first encapsulation layer, followed by an alloying treatment on the chip back surface and the metal layer structure to form a back metal layer on the chip back surface.

SEMICONDUCTOR DEVICE INCLUDING THROUGH VIA, SEMICONDUCTOR PACKAGE, AND METHOD OF FABRICATING THE SAME
20230230995 · 2023-07-20 · ·

A semiconductor device including a first structure including a first conductive pattern, the first conductive pattern exposed on an upper portion of the first structure, a mold layer covering the first conductive pattern, a second structure on the mold layer, and a through via penetrating the second structure and the mold layer, the through via electrically connected to the first conductive pattern, the through via including a first via segment in the second structure and a second via segment in the mold layer, the second via segment connected to the first via segment, an upper portion of the second via segment having a first width and a middle portion of the second via segment having a second width greater than the first width may be provided.

Semiconductor device and method of fabricating the same
11705435 · 2023-07-18 · ·

A device includes a lower semiconductor substrate, a lower gate structure on the lower semiconductor substrate, the lower gate structure comprises a lower gate electrode, a lower interlayer insulating film on the lower semiconductor substrate, an upper semiconductor substrate on the lower interlayer insulating film, an upper gate structure on the upper semiconductor substrate, and an upper interlayer insulating film on the lower interlayer insulating film, the upper interlayer insulating film covers sidewalls of the upper semiconductor substrate The upper gate structure comprises an upper gate electrode extending in a first direction and gate spacers along sidewalls of the upper gate electrode. The upper gate electrode comprises long sidewalls extending in the first direction and short sidewalls in a second direction The gate spacers are on the long sidewalls of the upper gate electrode and are not disposed on the short sidewalls of the upper gate electrode.

Bonding apparatus and bonding method
11705426 · 2023-07-18 · ·

A bonding apparatus includes a stage on which a substrate is seated, a gantry installed above the stage, a bonding unit configured to bond a chip to the substrate while moving along the gantry, and a control part moving the bonding unit to align the bonding unit with a bonding position on the substrate, controlling the bonding unit to allow the bonding unit to bond the chip at the bonding position, determining a movement distance of the bonding unit based on a weighted sum of a number of continuous operations and an idle time of the bonding unit.

WAFER BONDING DEVICE AND WAFER BONDING METHOD
20230223377 · 2023-07-13 · ·

A wafer bonding device includes: a first fixing apparatus fixing a first wafer, on which a first alignment mark is disposed; a second fixing apparatus fixing a second wafer, on which a second alignment mark is disposed, the second fixing apparatus being disposed opposite to the first fixing apparatus; a reflection member between the first and second fixing apparatuses; a mark reader which reads position information about the first and second alignment marks by means of the reflection member, for aligning the first wafer with the second wafer; and a heating apparatus, configured to heat the first wafer or the second wafer to thermally expand the first wafer or the second wafer so that the first alignment mark or the second alignment mark is located at a central position of a field of view of the mark reader. A wafer bonding method also is involved.

INDUCTOR AND TRANSFORMER SEMICONDUCTOR DEVICES USING HYBRID BONDING TECHNOLOGY
20220415555 · 2022-12-29 ·

Methods and apparatus for inductor and transformer semiconductor devices using hybrid bonding technology are disclosed. An example semiconductor device includes a first standoff substrate; a second standoff substrate adjacent the first standoff substrate; and a conductive layer adjacent at least one of the first standoff substrate or the second standoff substrate.

SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
20220415831 · 2022-12-29 · ·

A semiconductor structure including chips is provided. The chips are arranged in a stack. Each of the chips includes a radio frequency (RF) device. Two adjacent chips are bonded to each other. The RF devices in the chips are connected in parallel. Each of the RF devices includes a gate, a source region, and a drain region. The gates in the RF devices connected in parallel have the same shape and the same size. The source regions in the RF devices connected in parallel have the same shape and the same size. The drain regions in the RF devices connected in parallel have the same shape and the same size.

SILICON CARBIDE COMPOSITE WAFER AND MANUFACTURING METHOD THEREOF
20220384385 · 2022-12-01 ·

The present invention provides a silicon carbide composite wafer and a manufacturing method thereof. The silicon carbide composite wafer includes (a) a silicon carbide material and (b) a wafer substrate, and the upper surface of the wafer substrate is bonded to the lower surface of the silicon carbide material, wherein the lower surface of the silicon carbide material and/or the upper surface of the wafer substrate undergo a surface modification, thereby allowing the silicon carbide material to be bonded to the wafer substrate directly and firmly. The technical effects of the present invention include achieving strong bonding between the wafer and the substrate, reducing manufacturing process, increasing yield rate, and achieving high industrial applicability.