Patent classifications
H01L2924/164
Lid structure and semiconductor device package including the same
The present disclosure relates to a semiconductor device package, which includes a carrier, a lid, a first adhesive layer and a constraint structure. The carrier includes a surface and a first conductive pad on the surface of the carrier. The lid includes a first portion and a second portion separated from the first portion on the surface of the carrier. The first conductive pad is disposed between the first portion of the lid and the surface of the carrier. The first adhesive layer includes a first portion between the first portion of the lid and the first conductive pad. The constraint structure surrounds the first adhesive layer.
Computing devices with an adhered cover and methods of manufacturing thereof
A computing device is described. The computing device includes a support structure with an interface surface that has a cross-sectional width. The computing device includes a cover adhered to the interface surface of the support structure along an entirety of the cross-sectional width of the interface surface. A method of manufacturing a computing device is described. The method includes applying an adhesive to a cover. A support structure of a computing device is heated. The support structure is cooled. While the support structure is heated and cooled, pressure is applied to the cover.
Semiconductor device having an encapsulated front side and interposer and manufacturing method thereof
A semiconductor device including a relatively thin interposer excluding a through silicon hole and a manufacturing method thereof are provided. The method includes forming an interposer on a dummy substrate. The forming of the interposer includes, forming a dielectric layer on the dummy substrate, forming a pattern and a via on the dielectric layer, and forming a seed layer at the pattern and the via of the dielectric layer and forming a redistribution layer and a conductive via on the seed layer. A semiconductor die is connected with the conductive via facing an upper portion of the interposer, and the semiconductor die is encapsulated with an encapsulant. The dummy substrate is removed from the interposer. A bump is connected with the conductive via facing a lower portion of the interposer.
NICKEL LANTHANIDE ALLOYS FOR MEMS PACKAGING APPLICATIONS
A semiconductor package including a semiconductor die and at least one bondline positioned on the semiconductor die, the at least one bondline comprising a nickel lanthanide alloy diffusion barrier layer abutting a gold layer.
Nickel lanthanide alloys for mems packaging applications
A semiconductor package including a semiconductor die and at least one bondline positioned on the semiconductor die, the at least one bondline comprising a nickel lanthanide alloy diffusion barrier layer abutting a gold layer.
NICKEL LANTHANIDE ALLOYS FOR MEMS PACKAGING APPLICATIONS
A semiconductor package including a semiconductor die and at least one bondline positioned on the semiconductor die, the at least one bondline comprising a nickel lanthanide alloy diffusion barrier layer abutting a gold layer.
Fan-out package structure having stacked carrier substrates and method for forming the same
A semiconductor package structure is provided. The semiconductor package structure includes a first carrier substrate having a first surface and an opposing second surface. A second carrier substrate is stacked on the first carrier substrate and has a first surface and an opposing second surface that faces the first surface of the first carrier substrate. A semiconductor die is mounted on the first surface of the second carrier substrate. A heat spreader is disposed on the first surface of the first carrier substrate to cover and surround the second carrier substrate and the semiconductor die. A method for forming the semiconductor package structure is also provided.
PRE-MOLDED SUBSTRATE, METHOD OF MANUFACTURING PRE-MOLDED SUBSTRATE, AND HOLLOW TYPE SEMICONDUCTOR DEVICE
A hollow type semiconductor device has a pre-molded substrate (15) in which an element mounting portion, top surfaces of inner leads (2), and a top surface of frame-shaped wiring (7) are exposed on a first surface of a resin sealing body (6), and back surfaces of outer leads (3) and a back surface of a first frame-shaped wall (8) are exposed on a back surface of the resin sealing body (6). A hollow sealing body (14) including a second frame-shaped wall (9) and a sealing plate (4) is provided on the pre-molded substrate (15). The second frame-shaped wall (9) and the sealing plate (4) enclose a hollow portion (13) in which a semiconductor element (1) is kept.
HETEROGENEOUS INTEGRATED CIRCUITS WITH INTEGRATED COVERS
The system and method for a heterogeneous integrated circuit packaging method having an air-cavity lid to protect the active face of an integrated circuit, or other device, either active or passive, from the environment. The packaging is hermetic or near hermetic. In some examples, the cover provides electrical routing. In some examples, the cover also provides electromagnetic shielding. In some cases, an encapsulant and/or an overmoulding is provided to further protect the heterogeneous integrated circuit.
Hermetically sealed MEMS device and its fabrication
In described examples, a hermetic package of a microelectromechanical system (MEMS) structure includes a substrate having a surface with a MEMS structure of a first height. The substrate is hermetically sealed to a cap forming a cavity over the MEMS structure. The cap is attached to the substrate surface by a vertical stack of metal layers adhering to the substrate surface and to the cap. The stack has a continuous outline surrounding the MEMS structure while spaced from the MEMS structure by a distance. The stack has: a first bottom metal seed film adhering to the substrate and a second bottom metal seed film adhering to the first bottom metal seed film; and a first top metal seed film adhering to the cap and a second top metal seed film adhering to the first top metal seed film.