H03F2203/21142

Direct current (DC)-DC converter having a multi-stage output filter

A direct current (DC)-DC converter that includes a first switching converter and a multi-stage filter is disclosed. The multi-stage filter includes at least a first inductance (L) capacitance (C) filter and a second LC filter coupled in series between the first switching converter and a DC-DC converter output. The first LC filter has a first LC time constant and the second LC filter has a second LC time constant, which is less than the first LC time constant. The first LC filter includes a first capacitive element having a first self-resonant frequency, which is about equal to a first notch frequency of the multi-stage filter.

Integrated circuit chip for receiver collecting signals from satellites

An integrated circuit chip includes a first single-ended-to-differential amplifier configured to generate a differential output associated with an input of said first single-ended-to-differential amplifier; a second single-ended-to-differential amplifier arranged in parallel with said first single-ended-to-differential amplifier; a first set of switch circuits arranged downstream of said first single-ended-to-differential amplifier; a second set of switch circuits arranged downstream of said second single-ended-to-differential amplifier; and a first differential-to-single-ended amplifier arranged downstream of a first one of said switch circuits in said first set and downstream of a first one of said switch circuits in said second set.

Highly Linear, Highly Efficient Wideband RF Power Amplifier Having Wide Video Bandwidth Capability

A radio frequency power amplifier (RF PA) apparatus includes a first RF PA, a second RF PA, and a controller. The first RF PA is configured to deliver RF power to a load over a first range of RF power levels. The second RF PA is configured to deliver RF power to the load over a second range of RF power levels greater than the first range of RF power levels. The controller controls whether the first RF PA is delivering RF power to the load or the second RF PA is delivering RF power to the load, and is further configured to coordinate and control handoffs between the first and second RF PAs by varying magnitudes of input RF voltages applied to the RF input ports of the first and second RF PAs or by varying magnitudes of input bias voltages applied to the RF input ports of the first and second RF PAs.

Efficient power amplification over large operating average power range

Embodiments of a Doherty power amplifier that maintain efficiency over a large operating average power range are disclosed. In one embodiment, the Doherty power amplifier includes reconfigurable main and auxiliary output matching networks and a fixed combining network. The reconfigurable main and auxiliary output matching networks can be reconfigured such that together the reconfigurable main output matching network, the reconfigurable auxiliary output matching network, and the fixed combining network provide proper load modulation for multiple different back-off power levels. As a result, the Doherty power amplifier maintains high efficiency over an extended back-off power level range.

ULTRA COMPACT MULTI-BAND TRANSMITTER WITH ROBUST AM-PM DISTORTION SELF-SUPPRESSION TECHNIQUES

A communication device includes a power amplifier that generates power signals according to one or more operating bands of communication data, with the amplitude being driven and generated in output stages of the power amplifier. The final stage can include an output passive network that suppresses suppress an amplitude modulation-to-phase modulation (AM-PM) distortion. During a back-off power mode a bias of a capacitive unit of the output power network component can be adjusted to minimize an overall capacitance variation. A output passive network can further generate a flat-phase response between dual resonances of operation.

Power amplifier module

A power amplifier module includes a first substrate and a second substrate, at least part of the second substrate being disposed in a region overlapping the first substrate. The second substrate includes a first amplifier circuit and a second amplifier circuit. The first substrate includes a first transformer including a primary winding having a first end and a second end and a secondary winding having a first end and a second end; a second transformer including a primary winding having a first end and a second end and a secondary winding having a first end and a second end; and multiple first conductors disposed in a row between the first transformer and the second transformer, each of the multiple first conductors extending from the wiring layer on a first main surface to the wiring layer on a second main surface of the substrate.

Low-insertion-loss triple throw switch

An electronic switch for switching between signal outputs comprises a 6-way symmetric hybrid ring combiner. Each port within the 6-way symmetric hybrid ring combiner is positioned at λ/4 wavelength increments around a circumference of the 6-way symmetric hybrid ring combiner.

Digital power amplifier
11356069 · 2022-06-07 · ·

A digital power amplifier comprising at least two individually activatable amplifiers connected to an output network comprising a first hybrid coupler. An output of a first amplifier is connected to a first input of the first hybrid coupler and an output of a second amplifier is connected to a second input of the first hybrid coupler such that activating an amplifier of the at least two amplifiers causes the amplifier to load modulate another activated amplifier of at least two amplifiers.

Front-end for processing 2G signal using 3G/4G paths

Front-end for processing 2G signal using 3G/4G paths. In some embodiments, a front-end architecture can include a first amplification path and a second amplification path, with each being configured to amplify a 3G/4G signal, and the first amplification path including a phase shifting circuit. The front-end architecture can further include a splitter configured to receive a 2G signal and split the 2G signal into the first and second amplification paths, and a combiner configured to combine amplified 2G signals from the first and second amplification paths into a common output path. The front-end architecture can further include an impedance transformer implemented along the common output path to provide a desired impedance for the combined 2G signal.

Power amplifier circuit

A power amplifier circuit includes lower-stage and upper-stage differential amplifying pairs, a combiner, first and second inductors, and first and second capacitors. First and second signals are input into the lower-stage differential amplifying pair. The upper-stage differential amplifying pair outputs first and second amplified signals. The combiner combines the first and second amplified signals. The lower-stage differential amplifying pair includes first and second transistors. A supply voltage is supplied to the collectors of the first and second transistors. The first and second signals are supplied to the bases of the first and second transistors. The upper-stage differential amplifying pair includes third and fourth transistors. A supply voltage is supplied to the collectors of the third and fourth transistors. The emitters of the third and fourth transistors are grounded via the first and second inductors and are connected to the first and second transistors via the first and second capacitors.