Patent classifications
H05K1/186
Fan-out light-emitting diode (LED) device substrate with embedded backplane, lighting system and method of manufacture
Panels of LED arrays and LED lighting systems are described. A panel includes a substrate having a top and a bottom surface. Multiple backplanes are embedded in the substrate, each having a top and a bottom surface. Multiple first electrically conductive structures extend at least from the top surface of each of the backplanes to the top surface of the substrate. Each of multiple LED arrays is electrically coupled to at least some of the first conductive structures. Multiple second conductive structures extend from each of the backplanes to at least the bottom surface of the substrate. At least some of the second electrically conductive structures are coupled to at least some of the first electrically conductive structures via the backplane. A thermal conductive structure is in contact with the bottom surface of each of the backplanes and extends to at least the bottom surface of the substrate.
All-directions embeded module, method for manufacturing the all-directions embeded module, and all-directions packaging structure
An all-directions embedded module includes a substrate layer, many first embedded pads, many second embedded pads, and many side wall circuits. The substrate layer comprises a first surface, a second surface opposite to the first surface, and a plurality of side surfaces connected to the first surface and the second surface. The first embedded pads is formed on the first surface. The second embedded pads is formed on the second surface. The side wall circuits embedded in the substrate layer and exposed from the side surfaces. The all-directions embedded module further includes a plurality of first connecting circuits formed on the first surface and a plurality of second connecting circuits formed on the second surface. The first embedded pads is connected to the side wall circuits by the first connecting circuits. The second embedded pads is connected to the side wall circuits by the second connecting circuits.
Smart cards with metal layer(s) and methods of manufacture
Smartcards with metal layers manufactured according to various techniques disclosed herein. One or more metal layers of a smartcard stackup may be provided with slits overlapping at least a portion of a module antenna in an associated transponder chip module disposed in the smartcard so that the metal layer functions as a coupling frame. One or more metal layers may be pre-laminated with plastic layers to form a metal core or clad subassembly for a smartcard, and outer printed and/or overlay plastic layers may be laminated to the front and/or back of the metal core. Front and back overlays may be provided. Various constructions of and manufacturing techniques (including temperature, time, and pressure regimes for laminating) for smartcards are disclosed herein.
Packaged integrated circuit with interposing functionality and method for manufacturing such a packaged integrated circuit
A packaged integrated circuit includes a core structure with a cavity therein; a component accommodated in the cavity; an electrically insulating structure formed over the core structure and the component; a partially electrically insulating carrier structure formed below the core structure and the component; and an electrically conducting redistribution arrangement formed at least partially within the carrier structure. The redistribution arrangement includes conductor structures each having a first element extending through the carrier structure and electrically connecting a contact of the component and a second element below the carrier structure. A part of the second element is a contact pad for electrically connecting the redistribution arrangement with external circuitry. The carrier structure includes a polyimide layer and an adhesive layer. The adhesive layer is directly attached to an upper surface of the polyimide layer and to a lower surface of the core structure and a lower surface of the component.
Electronic device
An electronic device includes a system board, a power module and a conductive part. The system board includes a first surface and a second surface opposite to each other. The power module is disposed on the second surface and provides power to the semiconductor device through the system board. The conductive part is disposed on a first side of the power module adjacent to the second surface, wherein the conductive part is electrically connected with the and the system board, wherein the power is transmitted between the and the semiconductor device through the conductive part. The power module includes at least one switch circuit and a magnetic core assembly. The at least one switch circuit disposed on a second side of the power module away from the conductive part. The magnetic core assembly is arranged between the switch circuit and the conductive part.
Prepregs and Laminates Having a UV Curable Resin Layer
Prepregs having a UV curable resin layer located adjacent to a first thermally curable resin layer or sandwiched between first and second thermally curable resin layers wherein the UV curable resin layer is uncured or partially cured as well as methods for preparing laminates using the prepregs wherein the laminate includes at least one UV curable resin encapsulated electrical component.
Coreless Component Carrier With Embedded Components
A coreless component carrier includes (a) a stack with at least one electrically conductive layer structure and at least one electrically insulating layer structure; and (b) a component embedded in the stack. At least one electrically insulating layer structure includes a reinforced layer structure, which is arranged at an outer main surface of the stack. Further described is a method for manufacturing such a coreless component carrier and preferably simultaneously a further coreless component carrier of the same type.
Component-embedded substrate
A component-embedded substrate includes: insulating layers each including a wiring pattern; an embedded component including a connection terminal; a plurality of vias that electrically connect the connection terminal to the wiring patterns adjacent to each other in a lamination direction. Each of the vias is composed of a via hole in the insulating layer and a conductive material in the via hole. One of the vias is a connection via connected to the connection terminal, and another of the vias is an adjacent via adjacent to the connection via in the lamination direction. The connection via and adjacent via overlap in a plan view. S1/A1≤0.61 and S1/A2≤0.61 are satisfied, where A1 is an average cross-sectional area of the connection via, A2 is an average cross-sectional area of the adjacent via, and S1 is an overlapping area of the connection via and adjacent via in the plan view.
Component carrier and method of manufacturing the same
A component carrier includes a stack having at least one electrically conductive layer structure and/or at least one electrically insulating layer structure, a component including a terminal made of a first electrically conductive material and being embedded in the stack, a recess in the stack exposing at least a part of the terminal, an interface structure on the at least partially exposed terminal and an electrically conductive structure on the interface structure made of a second electrically conductive material.
FAN-OUT LIGHT-EMITTING DIODE (LED) DEVICE SUBSTRATE WITH EMBEDDED BACKPLANE, LIGHTING SYSTEM AND METHOD OF MANUFACTURE
Panels of LED arrays and LED lighting systems are described. A panel includes a substrate having a top and a bottom surface. Multiple backplanes are embedded in the substrate, each having a top and a bottom surface. Multiple first electrically conductive structures extend at least from the top surface of each of the backplanes to the top surface of the substrate. Each of multiple LED arrays is electrically coupled to at least some of the first conductive structures. Multiple second conductive structures extend from each of the backplanes to at least the bottom surface of the substrate. At least some of the second electrically conductive structures are coupled to at least some of the first electrically conductive structures via the backplane. A thermal conductive structure is in contact with the bottom surface of each of the backplanes and extends to at least the bottom surface of the substrate.