H05K2201/10734

Wiring board and method for manufacturing the same
11553601 · 2023-01-10 · ·

A wiring board includes a resin insulating layer having a component mounting surface, first connection pads formed on the component mounting surface of the resin insulating layer, second connection pads formed on the component mounting surface of the resin insulating layer such that the second connection pads are surrounding the first connection pads, and a protruding part including a metal material and formed on the component mounting surface of the resin insulating layer such that a portion of the protruding part is embedded in the resin insulating layer and that the protruding part is positioned between the first connection pads and the second connection pads and surrounding the first connection pads.

Core layer with fully encapsulated co-axial magnetic material around PTH in IC package substrate

Embodiments may include inductors with embedded magnetic cores and methods of making such inductors. In an embodiment, an integrated circuit package may include an integrated circuit die with a multi-phase voltage regulator electrically coupled to the integrated circuit die. In such embodiments, the multi-phase voltage regulator may include a substrate core and a plurality of inductors. The inductors may include a conductive through-hole disposed through the substrate core and a plugging layer comprising a dielectric material surrounding the conductive through-hole. In an embodiment, a magnetic sheath is formed around the plugging layer. In an embodiment, the magnetic sheath is separated from the plated through hole by the plugging layer. Additionally, a first layer comprising a dielectric material may be disposed over a first surface of the magnetic sheath, and a second layer comprising a dielectric material may be disposed over a second surface of the magnetic sheath.

Embedded module
11696400 · 2023-07-04 · ·

An embedded module according to the present invention includes a base substrate having a multi-layer wiring, at least two semiconductor chip elements having different element thicknesses, each of the semiconductor chip element having a first surface fixed to the base substrate and having a connection part on a second surface, an insulating photosensitive resin layer enclosing the semiconductor chip elements on the base substrate and being formed by a first wiring photo via, a second wiring photo via, and a wiring, the first wiring photo via electrically connected to the connection part of the semiconductor chip elements, the second wiring photo via arranged at the outer periphery of each of the semiconductor chip elements and electrically connected to a connection part of the base substrate, the wiring arranged so as to be orthogonal to and electrically connected to the first wiring photo via and the second wiring photo via.

MEMORY ON PACKAGE (MOP) WITH REVERSE CAMM (COMPRESSION ATTACHED MEMORY MODULE) AND CMT CONNECTOR

Memory on Package (MOP) apparatus with reverse CAMM (Compression Attached Memory Module) and compression mount technology (CMT) connector(s). The MOP includes a first (MOP) substrate to which one or more CPUs, SoC, and XPUs that is operatively coupled to one or more CAMMs with a CMT connector(s) disposed between an array of CMT contact pads on the CAMM substrate and an array of CMT contact pad on the substrate. The one or more CAMMs are include multiple memory chips or packages such as LP DDR chips or DDR (S)DRAM chips/packages mounted to an underside of the CAMM substrate via signal coupling means such as a ball grid array (BGA), where the CAMM orientation is inverted such that the memory chips/packages are disposed downward, resulting in a reduced Z-height of the MOP. A MOP may include two CAMMs with a respective CMT connector disposed between the CAMM substrates and the MOP substrate.

Reflowable grid array to support grid heating

Embodiments include a reflowable grid array (RGA) interposer, a semiconductor packaged system, and a method of forming the semiconductor packaged system. The RGA interposer includes a substrate having vias and zones, where the zones have embedded heaters. The heaters may include first traces, second traces, and via filament interconnects. The vias may have a z-height greater than a z-height of the heaters, and each of the zones may have a grid pattern. The RGA interposer may include first and second layers in the substrate, where the first layer includes the first traces, the second layer includes the second traces, and the second layer is over the first layer. The grid pattern may have parallel first traces orthogonal to parallel second traces to form a pattern of squares, where the pattern of squares has the first traces intersect the second traces substantially at right angles.

THROUGH BOARD VIA HEAT SINK
20220418086 · 2022-12-29 ·

An illustrative example embodiment of an electronic device includes an integrated circuit component having a plurality of solder balls on one side. The substrate includes a first side adjacent the one side of the integrated circuit component. The substrate includes a plurality of openings. At least some of those openings are aligned with the solder balls. A cooling plate is situated toward a second side of the substrate. A thermally conductive material within the plurality of openings is thermally coupled with the cooling plate. At least some of the thermally conductive material is thermally coupled with the solder balls.

Stacked-component placement in multiple-damascene printed wiring boards for semiconductor package substrates

A multiple-damascene structure is located below a semiconductor device footprint on a printed wiring board, where the structure includes multiple recesses that containing useful devices coupled to a semiconductive device.

CONTROL DEVICE AND MANUFACTURING METHOD OF CONTROL DEVICE

An object here is to provide a control device which can be reduced in size, weight and cost while being able to prevent unauthorized access. The control device includes: a microcontroller having a storage device, a processor, a package in which the storage device and the processor are accommodated, and multiple communication electrodes provided on a bottom surface of the package; and a wiring board having wiring layers comprised of a front surface layer, an intermediate layer and a rear surface layer, each having a wiring pattern formed therein, insulating members for insulating the respective wiring layers from each other; interlayer connection portions each making an electrical connection between the wiring patterns in different ones of the wiring layers; multiple electrode pads formed n the front surface layer; and communication-dedicated interlayer connection portions which are electrically connected to the respective electrode pads, and which are each externally exposed.

METHOD TO MULTI-SOURCE PD CONTROLLERS FOR USB4 SOLUTIONS AND SYSTEMS

A novel method and interface are provided to generalize power delivery (PD) solutions and allow OEMs and suppliers to easily replace PD solutions using the same design and layout without having to re-spin the motherboard. This is achieved by defining a new interface and ball-out which support dual port PD solution that meet the system requirements. The embodiments employ an interposer to unify different PD solutions. The interposer is part of a unique Land Grid Array (LGA) soldered down solution with pre-defined interface employing a generic pinout to support PD solutions for dual type-C ports from different vendors. The interposer includes an LGA having a pattern of pads that is coupled to a LGA on a platform PCB with a matching pattern.

Semiconductor structure and manufacturing method thereof

A method of forming a semiconductor structure is provided. A layout of a substrate is provided. The layout includes a surface having an inner region and an outer region surrounding the inner region. An under bump metallurgy (UBM) pad region within the outer region is defined. The UBM pad region is partitioned into a first zone and a second zone, wherein the first zone faces towards a center of the substrate, and the second zone faces away from the center of the substrate. The substrate is provided according to the layout, wherein the providing of the substrate includes forming a conductive via in the substrate. The conductive via is disposed outside the second zone and at least partially overlaps the first zone from a top view perspective. A UBM pad is formed over the conductive via and within the UBM pad region.