Patent classifications
H01L21/02428
Group 13 (III) nitride thick layer formed on an underlying layer having high and low carrier concentration regions with different defect densities
A crystal substrate 1 includes an underlying layer 2 and a thick film 3. The underlying layer 2 is composed of a crystal of a nitride of a group 13 element and includes a first main face 2a and a second main face 2b. The thick film 3 is composed of a crystal of a nitride of a group 13 element and provided over the first main face of the underlying layer. The underlying layer 2 includes a low carrier concentration region 5 and a high carrier concentration region 4 both extending between the first main face 2a and the second main face 2b.
Method of forming high mobility complementary metal-oxide-semiconductor (CMOS) devices with fins on insulator
The subject disclosure relates to high mobility complementary metal-oxide-semiconductor (CMOS) devices and techniques for forming the CMOS devices with fins formed directly on the insulator. According to an embodiment, a method for forming such a high mobility CMOS device can comprise forming, via a first epitaxial growth of a first material, first pillars within first trenches formed within a dielectric layer, wherein the dielectric layer is formed on a silicon substrate, and wherein the first pillars comprise first portions with defects and second portions without the defects. The method can further comprise forming second trenches within a first region of the dielectric layer, and further forming second pillars within the second trenches via a second epitaxial growth of one or more second materials using the second portions of the first pillars as seeds for the second epitaxial growth.
WAFER, SEMICONDUCTOR DEVICE, METHOD FOR MANUFACTURING WAFER, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
According to one embodiment, a wafer includes a substrate and a crystal layer. The substrate includes a plurality of SiC regions including SiC and an inter-SiC region including Si provided between the SiC regions. The crystal layer includes a first layer, and a first intermediate layer provided between the substrate and the first layer in a first direction. The first layer includes SiC and nitrogen. The first intermediate layer includes SiC and nitrogen. A second concentration of nitrogen in the first intermediate layer is higher than a first concentration of nitrogen in the first layer.
Compound semiconductor substrate, a pellicle film, and a method for manufacturing a compound semiconductor substrate
A method for manufacturing a compound semiconductor substrate that can achieve thinning of SiC film, wherein the method includes forming a SiC film on one principal surface side of a Si substrate and forming a recessed part in which a bottom surface is Si in a central part of another principal surface of the Si substrate.
Semiconductor structure formation
Methods, apparatuses, and systems related to semiconductor structure formation are described. An example method includes forming an opening through silicon (Si) material, formed over a semiconductor substrate, to a first depth to form pillars of Si material. The example method further includes depositing an isolation material within the opening to fill the opening between the Si pillars. The example method further includes removing a portion of the isolation material from between the pillars to a second depth to create a second opening between the pillars and defining inner sidewalls between the pillars. The example method further includes depositing an enhancer material over a top surface of the pillars and along the inner sidewalls of the pillars down to a top portion of the isolation material.
Method for manufacturing semiconductor element
A method for manufacturing a semiconductor element includes: providing a wafer comprising first and second regions at an upper surface of the wafer, the second region being located at a periphery of the first region and being at a lower position than the first region; and forming a semiconductor layer made of a nitride semiconductor at the upper surface of the wafer. In a top-view, the first region comprises an extension portion at an end portion of the first region in a first direction that passes through the center of the wafer parallel to an m-axis of the semiconductor layer, the extension portion extending in a direction from a center of the wafer toward an edge of the wafer or in a direction from an edge of the wafer toward a center of the wafer.
Semiconductor wafer of monocrystalline silicon and method of producing the semiconductor wafer
Epitaxially coated semiconductor wafers of monocrystalline silicon comprise a p.sup.+-doped substrate wafer and a p-doped epitaxial layer of monocrystalline silicon which covers an upper side face of the substrate wafer; an oxygen concentration of the substrate wafer of not less than 5.3×10.sup.17 atoms/cm.sup.3 and not more than 6.0×10.sup.17 atoms/cm.sup.3; a resistivity of the substrate wafer of not less than 5 mΩcm and not more than 10 mΩcm; and the potential of the substrate wafer to form BMDs as a result of a heat treatment of the epitaxially coated semiconductor wafer, where a high density of BMDs has a maximum close to the surface of the substrate wafer.
ASPECT RATIO TRAPPING IN CHANNEL LAST PROCESS
A method of forming the fin structure that includes forming a replacement gate structure on a channel region of the at least one replacement fin structure; and forming an encapsulating dielectric encapsulating the replacement fin structure leaving a portion of the replacement gate structure exposed. The exposed portion of the replacement gate structure is etched to provide an opening through the encapsulating dielectric to the replacement fin structure. The replacement fin structure is etched selectively to the dielectric to provide a fin opening having a geometry dictated by the encapsulating dielectric. Functional fin structures of a second semiconductor material is epitaxially grown on the growth surface of the substrate substantially filling the fin opening.
ENGINEERED SUBSTRATE STRUCTURES FOR POWER AND RF APPLICATIONS
A substrate includes a support structure comprising a polycrystalline ceramic core, a first adhesion layer encapsulating the polycrystalline ceramic core, a barrier layer encapsulating the first adhesion layer, a second adhesion layer coupled to the barrier layer, and a conductive layer coupled to the second adhesion layer. The substrate also includes a bonding layer coupled to the support structure, a substantially single crystal silicon layer coupled to the bonding layer, and an epitaxial semiconductor layer coupled to the substantially single crystal silicon layer.
METHOD FOR PROCESSING SEMICONDUCTOR WAFER, METHOD FOR MANUFACTURING BONDED WAFER, AND METHOD FOR MANUFACTURING EPITAXIAL WAFER
Method for processing a semiconductor-wafer having a front surface, back surface, and chamfered-portion composed of a chamfered surface on the front surface side, a chamfered surface on the back surface side, and an end face at a peripheral end, including: mirror-polishing of each portion of the chamfered surface on the front surface side, the chamfered surface on the back surface side, the end face, and an outermost peripheral-portion on the front or back surface adjacent to the chamfered surface; wherein the end face mirror-polishing and mirror-polishing of the outermost peripheral-portion on the front or back surface are performed in one step, after step of mirror-polishing the chamfered surface on the front surface side and step of mirror-polishing the chamfered surface on the back surface side; roll-off amount of the outermost peripheral-portion on the front or back surface is adjusted by one step-performed mirror-polishing of the end face and outermost peripheral-portion.