H01L2223/6677

SEMICONDUCTOR PACKAGE INCLUDING ANTENNA AND METHOD OF MANUFACTURING THE SEMICONDUCTOR PACKAGE
20230216201 · 2023-07-06 ·

A semiconductor package includes: a lower package; and an upper package stacked on the lower package, wherein the lower package includes: a first redistribution structure; a semiconductor chip mounted on the first redistribution structure; a first molding layer surrounding the semiconductor chip on the first redistribution structure; and first vertical connection conductors disposed on the first redistribution structure and vertically passing through the first molding layer, wherein the upper package includes: a second molding layer disposed on the lower package; second vertical connection conductors vertically passing through the second molding layer and electrically connected to the first vertical connection conductors; and an antenna structure disposed on the second molding layer.

ELECTRONIC PACKAGE

An electronic package and a method of manufacturing an electronic package are provided. The electronic package includes a carrier, an antenna substrate, and an electronic component. The carrier has a first surface and a second surface. The antenna substrate includes a resonant cavity and is disposed over the first surface. The antenna substrate is closer to the first surface than the second surface of the carrier. The electronic component is disposed between the antenna substrate and the second surface of the carrier.

Semiconductor packages and methods of manufacturing the same

A semiconductor package includes a substrate, a preformed feeding element, a preformed shielding element, and an encapsulant. The preformed feeding element is disposed on the substrate and the preformed feeding element is disposed on the substrate and adjacent to the preformed feeding element. The encapsulant encapsulates the preformed feeding element and the preformed shielding element.

Semiconductor Device and Method for Selective EMI Shielding Using a Mask
20230215813 · 2023-07-06 · ·

A semiconductor device is made by providing a strip substrate including a plurality of units. A hole is formed in the strip substrate. An encapsulant is deposited over the strip substrate. A mask is disposed over the strip substrate and encapsulant with a leg of the mask disposed in the hole. A shielding layer is formed over the mask and strip substrate. The mask is removed after forming the shielding layer. The strip substrate is singulated to separate the plurality of units from each other after forming the shielding layer.

Shielding member and electronic device including the same

An electronic device including a shielding member for performing an electromagnetic interference (EMI) shielding function is provided. The electronic device includes a printed circuit board including a first area in which first electronic components having a first frequency as a driving frequency are mounted, and a second area in which second electronic components having a second frequency as a driving frequency are mounted, a shielding film disposed to cover the first area and the second area of the printed circuit board and attached to a first ground portion of the printed circuit board, and at least one conductive member formed to extend in a direction perpendicular to an extending direction of the printed circuit board. The at least one conductive member includes a first end that contacts the shielding film, and a second end that contacts a second ground portion of the printed circuit board, the second end being disposed between the first area and the second area of the printed circuit board.

On-chip multi-layer transformer and inductor
11694836 · 2023-07-04 · ·

A stacked transformer or inductor apparatus including a first layer with a first layer wire element extending around a center axis and a second layer with a second layer wire element. The second layer element includes side by side first and second wire components in parallel spaced relation extending around the center axis and the first wire component is connected to the first layer wire element to form a primary turn winding. A third layer includes a third layer wire element extending around the center axis and connected to the second wire component of the second layer wire element to form a secondary turn winding partially overlapping with the primary turn winding.

EMBEDDED ANTENNAS IN INTEGRATED CIRCUITS, AND METHODS OF MAKING AND USING THE SAME
20230006331 · 2023-01-05 · ·

Embedded antennas in integrated circuits, and methods of making and using the same, are provided herein. An integrated circuit within a semiconductor die may include a control circuit; an antenna configured to wirelessly receive a control signal at a predefined frequency; and an interconnect configured to provide the received control signal from the antenna to the control circuit. The control circuit may be configured to control a function of the integrated circuit responsive to the received control signal.

IN-PACKAGE PASSIVE INDUCTIVE ELEMENT FOR REFLECTION MITIGATION
20220415788 · 2022-12-29 ·

A package device comprises a first transceiver comprising a first integrated circuit (IC) die and transmitter circuitry, and a second transceiver comprising a second IC die and receiver circuitry. The receiver circuitry is coupled to the transmitter circuitry via a channel. The package device further comprises an interconnection device connected to the first IC die and the second IC die. The interconnection device comprises a channel connecting the transmitter circuitry with the receiver circuitry, and a passive inductive element disposed external to the first IC die and the second IC die and along the channel.

CHIP PACKAGE WITH SUBSTRATE INTEGRATED WAVEGUIDE AND WAVEGUIDE INTERFACE

A chip package includes a chip configured to generate and/or receive a signal; a laminate substrate including a substrate integrated waveguide (SIW) for carrying the signal, the substrate integrated waveguide including a chip-to-SIW transition structure configured to couple the signal between the SIW and the chip and a SIW-to-waveguide transition structure configured to couple the signal out of the SIW or into the SIW, wherein the SIW-to-waveguide transition structure includes a waveguide aperture; and a plurality of electrical interfaces arranged about a periphery of the waveguide aperture, the plurality of electrical interfaces configured to receive the signal from the SIW-to-waveguide transition structure and output the signal from the chip package or to couple the signal to the SIW-to-waveguide transition structure and into the chip package.

MULTI-INTERPOSER STRUCTURES AND METHODS OF MAKING THE SAME
20220415867 · 2022-12-29 ·

Various disclosed embodiments include a substrate, a first interposer coupled to the substrate and to a first semiconductor device die, and a second interposer coupled to the substrate and to a second semiconductor device die. The first semiconductor device die may be a serializer/de-serializer die and the first semiconductor device die coupled to the first interposer may be located proximate to a sidewall of the substrate. In certain embodiments, the second semiconductor device die may be a system-on-chip die. In further embodiments, the second interposer may also be coupled to high bandwidth memory die. Placing a serializer/de-serializer die proximate to a sidewall of a substrate allows a length of electrical pathways to be reduced, thus reducing impedance and RC delay. The use of smaller, separate, interposers also reduces complexity of fabrication of interposers and similarly lowers impedance associated with redistribution interconnect structures associated with the interposers.