H01L2224/76155

DISPLAY DEVICE AND METHOD FOR MANUFACTURING DISPLAY DEVICE
20220102604 · 2022-03-31 · ·

A display device includes a first electrode disposed on a substrate, a second electrode disposed on the substrate, and spaced apart from and facing the first electrode, at least one light emitting element disposed between the first electrode and the second electrode, a first conductive contact pattern disposed on the first electrode and electrically contacting the first electrode and an end of the at least one light emitting element, and a second conductive contact pattern disposed on the second electrode and electrically contacting the second electrode and another end of the at least one light emitting element.

PACKAGE STRUCTURE AND MANUFACTURING METHOD THEREOF

A package structure including a lead frame structure, a die, an adhesive layer, and at least one three-dimensional (3D) printing conductive wire is provided. The lead frame structure includes a carrier and a lead frame. The carrier has a recess. The lead frame is disposed on the carrier. The die is disposed in the recess. The die includes at least one pad. The adhesive layer is disposed between a bottom surface of the die and the carrier and between a sidewall of the die and the carrier. The 3D printing conductive wire is disposed on the lead frame, the adhesive layer, and the pad, and is electrically connected between the lead frame and the pad.

Bare die integration with printed components on flexible substrate without laser cut

Provided is a manufacturing process for electronic circuit components such as bare dies, and packaged integrated chips, among other configurations, to form electronic assemblies. The surface of the electronic circuit component carries electronic elements such as conductive traces and/or other configurations including contact pads. A method for forming an electronic assembly includes providing a tacky layer. Then an electronic circuit component is provided having a first side and a second side, where the first side carries the electronic elements. The first side of the electronic circuit component is positioned into contact with the tacky layer. A bonding material is then deposited to a portion of the adhesive layer that is not covered by the first side of the electronic circuit component, to a depth which is sufficient to cover at least a portion of the electronic circuit component. The bonding material is then fixed or cured into a fixed or cured bonding material, and the tacky layer is removed. By these operations, the electronic circuit component is held in a secure attachment by the fixed or cured bonding material, and circuit connections may be made.

SYSTEM AND METHOD FOR INTERCONNECTION
20210090945 · 2021-03-25 ·

Multichip technology, where several discrete chips are assembled or are fabricated on a single substrate can offer many advantages, including better scaling and better yield. However, existing methods of connecting the individual chips on a substrate, leaves these devices operating at much slower rates than their individual chips are capable of operating. Disclosed are systems and methods for fast interconnect structures between chips in a multi die setup, where density, bandwidth, power consumption and other interconnect operating parameters are improved.

Methods and Apparatus for Measuring Analytes Using Large Scale FET Arrays
20200332356 · 2020-10-22 ·

Methods and apparatus relating to very large scale FET arrays for analyte measurements. ChemFET (e.g., ISFET) arrays may be fabricated using conventional CMOS processing techniques based on improved FET pixel and array designs that increase measurement sensitivity and accuracy, and at the same time facilitate significantly small pixel sizes and dense arrays. Improved array control techniques provide for rapid data acquisition from large and dense arrays. Such arrays may be employed to detect a presence and/or concentration changes of various analyte types in a wide variety of chemical and/or biological processes. In one example, chemFET arrays facilitate DNA sequencing techniques based on monitoring changes in hydrogen ion concentration (pH), changes in other analyte concentration, and/or binding events associated with chemical processes relating to DNA synthesis.

Methods and apparatus for measuring analytes using large scale FET arrays

Methods and apparatus relating to very large scale FET arrays for analyte measurements. ChemFET (e.g., ISFET) arrays may be fabricated using conventional CMOS processing techniques based on improved FET pixel and array designs that increase measurement sensitivity and accuracy, and at the same time facilitate significantly small pixel sizes and dense arrays. Improved array control techniques provide for rapid data acquisition from large and dense arrays. Such arrays may be employed to detect a presence and/or concentration changes of various analyte types in a wide variety of chemical and/or biological processes. In one example, chemFET arrays facilitate DNA sequencing techniques based on monitoring changes in hydrogen ion concentration (pH), changes in other analyte concentration, and/or binding events associated with chemical processes relating to DNA synthesis.

Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP

A semiconductor device has an encapsulant deposited over a first surface of the semiconductor die and around the semiconductor die. A first insulating layer is formed over a second surface of the semiconductor die opposite the first surface. A conductive layer is formed over the first insulating layer. An interconnect structure is formed through the encapsulant outside a footprint of the semiconductor die and electrically connected to the conductive layer. The first insulating layer includes an optically transparent or translucent material. The semiconductor die includes a sensor configured to receive an external stimulus passing through the first insulating layer. A second insulating layer is formed over the first surface of the semiconductor die. A conductive via is formed through the first insulating layer outside a footprint of the semiconductor die. A plurality of stacked semiconductor devices is electrically connected through the interconnect structure.

Printed three-dimensional (3D) functional part and method of making

A printed 3D functional part includes a 3D structure comprising a structural material, and at least one functional electronic device is at least partially embedded in the 3D structure. The functional electronic device has a base secured against an interior surface of the 3D structure. One or more conductive filaments are at least partially embedded in the 3D structure and electrically connected to the at least one functional electronic device.

Method of manufacturing a semiconductor device

A method of manufacturing a semiconductor device includes providing an electrically conductive carrier and placing a semiconductor chip over the carrier. The method includes applying an electrically insulating layer over the carrier and the semiconductor chip. The electrically insulating layer has a first face facing the carrier and a second face opposite to the first face. The method includes selectively removing the electrically insulating layer and applying solder material where the electrically insulating layer is removed and on the second face of the electrically insulating layer.

Interconnection structures and methods for transfer-printed integrated circuit elements with improved interconnection alignment tolerance
10418331 · 2019-09-17 · ·

An electronic component array includes a backplane substrate, and a plurality of integrated circuit elements on the backplane substrate. Each of the integrated circuit elements includes a chiplet substrate having a connection pad and a conductor element on a surface thereof. The connection pad and the conductor element are electrically separated by an insulating layer that exposes at least a portion of the connection pad. At least one of the integrated circuit elements is misaligned on the backplane substrate relative to a desired position thereon. A plurality of conductive wires are provided on the backplane substrate including the integrated circuit elements thereon, and the connection pad of each of the integrated circuit elements is electrically connected to a respective one of the conductive wires notwithstanding the misalignment of the at least one of the integrated circuit elements. Related fabrication methods are also discussed.