H01L2224/8181

SEMICONDUCTOR DEVICE, PACKAGE STRUCTURE AND METHOD OF FABRICATING THE SAME

A package structure includes a semiconductor die, a first insulating encapsulant, a plurality of first conductive features, an interconnect structure and bump structures. The semiconductor die includes a plurality of conductive pillars made of a first material. The first insulating encapsulant is encapsulating the semiconductor die. The first conductive features are disposed on the semiconductor die and electrically connected to the conductive pillars. The first conductive features include at least a second material different from the first material. The interconnect structure is disposed on the first conductive features, wherein the interconnect structure includes a plurality of connection structures made of the second material. The bump structures are electrically connecting the first conductive features to the connection structures, wherein the bump structures include a third material different from the first material and the second material.

Semiconductor package and method

In an embodiment, a device includes: a back-side redistribution structure including: a metallization pattern on a first dielectric layer; and a second dielectric layer on the metallization pattern; a through via extending through the first dielectric layer to contact the metallization pattern; an integrated circuit die adjacent the through via on the first dielectric layer; a molding compound on the first dielectric layer, the molding compound encapsulating the through via and the integrated circuit die; a conductive connector extending through the second dielectric layer to contact the metallization pattern, the conductive connector being electrically connected to the through via; and an intermetallic compound at the interface of the conductive connector and the metallization pattern, the intermetallic compound extending only partially into the metallization pattern.

Display device
11489138 · 2022-11-01 · ·

A display device includes a base layer including a first portion and a second portion disposed around the second portion; a display unit disposed on a first surface of the first portion and including a light emitting element; a driving circuit disposed on a first surface of the second portion and including a driving chip; a support member attached to a second surface of the first portion and a second surface of the second portion; and an adhesive member disposed between the base layer and the support member, wherein the adhesive member includes a first adhesive member having a first elastic modulus and a second adhesive member having a second elastic modulus that is higher than the first elastic modulus, and the second adhesive member overlaps the driving circuit.

METHODS AND APPARATUS TO EMBED HOST DIES IN A SUBSTRATE

Methods and apparatus to embed host dies in a substrate are disclosed An apparatus includes a first die having a first side and a second side opposite the first side. The first side includes a first contact to be electrically coupled with a second die. The second side includes a second contact. The apparatus further includes a substrate including a metal layer and a dielectric material on the metal layer. The first die is encapsulated within the dielectric material. The second contact of the first die is bonded to the metal layer independent of an adhesive.

METHODS FOR LOW TEMPERATURE BONDING USING NANOPARTICLES
20230132060 · 2023-04-27 ·

A method of making an assembly can include juxtaposing a top surface of a first electrically conductive element at a first surface of a first substrate with a top surface of a second electrically conductive element at a major surface of a second substrate. One of: the top surface of the first conductive element can be recessed below the first surface, or the top surface of the second conductive element can be recessed below the major surface. Electrically conductive nanoparticles can be disposed between the top surfaces of the first and second conductive elements. The conductive nanoparticles can have long dimensions smaller than 100 nanometers. The method can also include elevating a temperature at least at interfaces of the juxtaposed first and second conductive elements to a joining temperature at which the conductive nanoparticles can cause metallurgical joints to form between the juxtaposed first and second conductive elements.

Uniform pressure gang bonding method
11637082 · 2023-04-25 · ·

A uniform pressure gang bonding device and fabrication method are presented using an expandable upper chamber with an elastic surface. Typically, the elastic surface is an elastomer material having a Young's modulus in a range of 40 to 1000 kilo-Pascal (kPA). After depositing a plurality of components overlying a substrate top surface, the substrate is positioned over the lower plate, with the top surface underlying and adjacent (in close proximity) to the elastic surface. The method creates a positive upper chamber medium pressure differential in the expandable upper chamber, causing the elastic surface to deform. For example, the positive upper chamber medium pressure differential may be in the range of 0.05 atmospheres (atm) and 10 atm. Typically, the elastic surface deforms between 0.5 millimeters (mm) and 20 mm, in response to the positive upper chamber medium pressure differential.

Uniform pressure gang bonding method
11637082 · 2023-04-25 · ·

A uniform pressure gang bonding device and fabrication method are presented using an expandable upper chamber with an elastic surface. Typically, the elastic surface is an elastomer material having a Young's modulus in a range of 40 to 1000 kilo-Pascal (kPA). After depositing a plurality of components overlying a substrate top surface, the substrate is positioned over the lower plate, with the top surface underlying and adjacent (in close proximity) to the elastic surface. The method creates a positive upper chamber medium pressure differential in the expandable upper chamber, causing the elastic surface to deform. For example, the positive upper chamber medium pressure differential may be in the range of 0.05 atmospheres (atm) and 10 atm. Typically, the elastic surface deforms between 0.5 millimeters (mm) and 20 mm, in response to the positive upper chamber medium pressure differential.

DISPLAY DEVICE AND MANUFACTURING METHOD THEREOF

A display device may include: a substrate including a display area and a non-display area; and a pixel located in the display area, the pixel having an emission area and a pixel circuit area. The pixel may include: at least one transistor located in the pixel circuit area; a first pad electrode and a second pad electrode spaced from each other and located in the emission area, the first pad electrode and the second pad electrode being electrically connected to the at least one transistor; a first through hole penetrating one region of the first pad electrode; a second through hole penetrating one region of the second pad electrode; and a light emitting element located in the emission area, the light emitting element being electrically connected to the first pad electrode and the second pad electrode.

Method for forming package structure with a barrier layer

A method for forming a package structure includes forming an under bump metallization (UBM) layer over a metal pad and forming a photoresist layer over the UBM layer. The method further includes patterning the photoresist layer to form an opening in the photoresist layer. The method also includes forming a first bump structure over the first portion of the UBM layer. The first bump structure includes a first barrier layer over a first pillar layer. The method includes placing a second bump structure over the first bump structure. The second bump structure includes a second barrier layer over a second pillar layer. The method further includes reflowing the first bump structure and the second bump structure to form a solder joint between a first inter intermetallic compound (IMC) and a second IMC.

Semiconductor Packages

In an embodiment, a device includes: a back-side redistribution structure including: a metallization pattern on a first dielectric layer; and a second dielectric layer on the metallization pattern; a through via extending through the first dielectric layer to contact the metallization pattern; an integrated circuit die adjacent the through via on the first dielectric layer; a molding compound on the first dielectric layer, the molding compound encapsulating the through via and the integrated circuit die; a conductive connector extending through the second dielectric layer to contact the metallization pattern, the conductive connector being electrically connected to the through via; and an intermetallic compound at the interface of the conductive connector and the metallization pattern, the intermetallic compound extending only partially into the metallization pattern.