Patent classifications
H01L21/02634
Method of fabricating epitaxial layer
A method of fabricating an epitaxial layer includes providing a silicon substrate. A dielectric layer covers the silicon substrate. A recess is formed in the silicon substrate and the dielectric layer. A selective epitaxial growth process and a non-selective epitaxial growth process are performed in sequence to respectively form a first epitaxial layer and a second epitaxial layer. The first epitaxial layer does not cover the top surface of the dielectric layer. The recess is filled by the first epitaxial layer and the second epitaxial layer. Finally, the first epitaxial layer and the second epitaxial layer are planarized.
METHOD FOR PRODUCING NITRIDE CRYSTAL AND NITRIDE CRYSTAL
A high-quality nitride crystal can be produced efficiently by charging a nitride crystal starting material that contains tertiary particles having a maximum diameter of from 1 to 120 mm and formed through aggregation of secondary particles having a maximum diameter of from 100 to 1000 μm, in the starting material charging region of a reactor, followed by crystal growth in the presence of a solvent in a supercritical state and/or a subcritical state in the reactor, wherein the nitride crystal starting material is charged in the starting material charging region in a bulk density of from 0.7 to 4.5 g/cm.sup.3 for the intended crystal growth.
Semiconductor device and method of manufacturing semiconductor device
A semiconductor device includes an N-type silicon carbide layer, a P-type region, an N-type source region, a P-type contact region, a gate insulating film, a gate electrode, and a source electrode on the front surface side of an N-type silicon carbide substrate. A drain electrode is located on the back surface of the N-type silicon carbide substrate. A life time killer introduction region is located along an entire interface of the N-type silicon carbide layer and the bottom face of the P-type region. The life time killer is introduced by implanting helium or protons from the back surface side of the N-type silicon carbide substrate after forming a surface structure of an element on the front surface side of the N-type silicon carbide substrate and before forming the drain electrode.
Apparatus and method for FinFETs
A FinFET comprises an isolation region formed in a substrate, a cloak-shaped active region formed over the substrate, wherein the cloak-shaped active region has an upper portion protruding above a top surface of the isolation region. In addition, the FinFET comprises a gate electrode wrapping the channel of the cloak-shaped active region.
METHOD FOR GROWING BETA-GA2O3-BASED SINGLE CRYSTAL FILM, AND CRYSTALLINE LAYERED STRUCTURE
As one embodiment, the present invention provides a method for growing a β-Ga.sub.2O.sub.3-based single crystal film by using HYPE method. The method includes a step of exposing a Ga.sub.2O.sub.3-based substrate to a gallium chloride-based gas and an oxygen-including gas, and growing a β-Ga.sub.2O.sub.3-based single crystal film on a principal surface of the Ga.sub.2O.sub.3-based substrate at a growth temperature of not lower than 900° C.
FinFETs having epitaxial capping layer on fin and methods for forming the same
A FinFET and methods for forming a FinFET are disclosed. A method includes forming a semiconductor fin on a substrate, implanting the semiconductor fin with dopants, and forming a capping layer on a top surface and sidewalls of the semiconductor fin. The method further includes forming a dielectric on the capping layer, and forming a gate electrode on the dielectric.
SiC composite substrate and method for manufacturing same
Provided is an SiC composite substrate 10 having a monocrystalline SiC layer 12 on a polycrystalline SiC substrate 11, wherein: some or all of the interface at which the polycrystalline SiC substrate 11 and the monocrystalline SiC layer 12 are in contact is an unmatched interface I.sub.12/11 that is not lattice-matched; the monocrystalline SiC layer 12 has a smooth obverse surface and has, on the side of the interface with the polycrystalline SiC substrate 11, a surface that has more pronounced depressions and projections than the obverse surface; and the close-packed plane (lattice plane 11p) of the crystals of the polycrystalline SiC in the polycrystalline SiC substrate 11 is randomly oriented with reference to the direction of a normal to the obverse surface of the monocrystalline SiC layer 12. The present invention improves the adhesion between the polycrystalline SiC substrate and the monocrystalline SiC layer.
SiC EPITAXIAL WAFER AND METHOD FOR PRODUCING SiC EPITAXIAL WAFER
A SiC epitaxial wafer according to an embodiment includes: a SiC substrate; and a SiC epitaxial layer formed on a first surface of the SiC substrate. The in-plane uniformity of a density of Z.sub.1/2 centers of the SiC epitaxial layer is 5% or less.
Semiconductor wafer including silicon carbide wafer and method for manufacturing silicon carbide semiconductor device
A semiconductor wafer includes a silicon carbide wafer and an epitaxial layer, which is disposed at a surface of the silicon carbide wafer and made of silicon carbide. The semiconductor wafer satisfies a condition that a waviness value is equal to or smaller than 1 micrometer. The waviness value is a sum of an absolute value of a value α and an absolute value of a value β. A highest height among respective heights of a plurality of points with reference to a surface reference plane within a light exposure area is denoted as the value α. A lowest height among the respective heights of the points at the epitaxial layer with reference to the surface reference plane within the light exposure area is denoted as the value β.
Method for manufacturing a grid
A grid is manufactured with a combination of ion implant and epitaxy growth. The grid structure is made in a SiC semiconductor material with the steps of a) providing a substrate comprising a doped semiconductor SiC material, said substrate comprising a first layer (n1), b) by epitaxial growth adding at least one doped semiconductor SiC material to form separated second regions (p2) on the first layer (n1), if necessary with aid of removing parts of the added semiconductor material to form separated second regions (p2) on the first layer (n1), and c) by ion implantation at least once at a stage selected from the group consisting of directly after step a), and directly after step b); implanting ions in the first layer (n1) to form first regions (p1). It is possible to manufacture a grid with rounded corners as well as an upper part with a high doping level. It is possible to manufacture a component with efficient voltage blocking, high current conduction, low total resistance, high surge current capability, and fast switching.