Patent classifications
H01L2224/06505
SEMICONDUCTOR DEVICE
In a conventional semiconductor chip, the source electrode and the sense pad electrode for current detection are provided separately and distanced from each other on the front surface of the semiconductor chip. The area occupied by the sense pad electrode must be several times the area of a MOSFET cell unit. Therefore, there is a problem that the area of the sense pad electrode is enlarged relative to the source electrode. Provided is a semiconductor device including a semiconductor substrate; a front surface electrode provided above the semiconductor substrate; a first wire for a first terminal connected to the front surface electrode; and a second wire for current sensing connected to the front surface electrode. A resistance of a path through which current flows through the second wire is higher than a resistance of a path through which the current flows through the first wire.
Multi-junction LED with eutectic bonding and method of manufacturing the same
Disclosed are multi-junction light emitting diode (LED) formed by using eutectic bonding and method of manufacturing the multi-junction LED. The multi-junction LED is formed by stacking a separately formed light emitting structure on another light emitting structure by using eutectic bonding. Since separately grown light emitting structure is stacked on the light emitting structure using the eutectic metal alloy bonding, it is possible to prevent crystal defects occurring between the light emitting structures when sequentially grown. Further, since the eutectic metal alloy can be formed in various patterns, it is possible to control and optimize adhesive strength, transmittance of the light generated in the upper light emitting structure, and resistance.
METHODS OF FORMING SEMICONDUCTOR STRUCTURE
A method of forming a semiconductor structure includes: forming an interconnect structure over a substrate; forming a pad over the interconnect structure, wherein the pad is electrically connected to the interconnect structure; forming a bonding dielectric layer over the interconnect structure; and forming a bonding metal layer in the bonding dielectric layer to electrically connect to the interconnect structure, wherein the bonding metal layer includes a via plug and a metal feature formed over the via plug, a height of the metal feature is greater than or equal to a height of the via plug.
SEMICONDUCTOR APPARATUS AND ELECTRONIC APPARATUS
To provide a semiconductor apparatus that makes it possible to further improve the efficiency in heat dissipation, and to provide an electronic apparatus that includes the semiconductor apparatus. A semiconductor apparatus is provided that includes a substrate, a plurality of chips each stacked on the substrate, and a plurality of guard rings each formed on an outer peripheral portion of a corresponding one of the plurality of chips to surround the corresponding one of the plurality of chips, in which at least portions of at least two of the plurality of guard rings are connected to each other through a thermally conductive material. Further, an electric apparatus is provided that includes the semiconductor apparatus.
HERMETIC SEALING STRUCTURES IN MICROELECTRONIC ASSEMBLIES HAVING DIRECT BONDING
Disclosed herein are microelectronic assemblies including microelectronic components coupled by direct bonding, and related structures and techniques. In some embodiments, a microelectronic assembly may include a first microelectronic component including a first guard ring extending through at least a portion of a thickness of and along a perimeter; a second microelectronic component including a second guard ring extending through at least a portion of a thickness of and along a perimeter, where the first and second microelectronic components are coupled by direct bonding; and a seal ring formed by coupling the first guard ring to the second guard ring. In some embodiments, a microelectronic assembly may include a microelectronic component coupled to an interposer that includes a first liner material at a first surface; a second liner material at an opposing second surface; and a perimeter wall through the interposer and connected to the first and second liner materials.
SEMICONDUCTOR DEVICE
A semiconductor device includes: a semiconductor substrate having a first main surface; an aluminum electrode having a first surface facing the first main surface and a second surface opposite to the first surface, the aluminum electrode being disposed on the semiconductor substrate; a passivation film that covers a peripheral edge of the second surface and that is provided with an opening from which a portion of the second surface is exposed; a copper film disposed on the second surface exposed from the opening so as to be separated from the passivation film; and a metal film disposed on the second surface exposed from between the passivation film and the copper film. The metal film is constituted of at least one selected from a group consisting of a nickel film, a tantalum film, a tantalum nitride film, a tungsten film, a titanium film, and a titanium nitride film.
SEMICONDUCTOR DEVICE
A semiconductor device of the present disclosure includes: a semiconductor substrate having a first main surface; a first aluminum electrode having a first surface facing the first main surface and a second surface opposite to the first surface, the first aluminum electrode being disposed on the semiconductor substrate; a passivation film that covers a peripheral edge of the second surface and that is provided with an opening from which a portion of the second surface is exposed; and a copper film. The second surface exposed from the opening is provided with a recess that is depressed toward the first surface. The copper film is disposed in the recess.
SiC SEMICONDUCTOR DEVICE
An SiC semiconductor device includes an SiC chip having a first main surface at one side and a second main surface at another side, a first main surface electrode including a first Al layer and formed on the first main surface, a pad electrode formed on the first main surface electrode and to be connected to a lead wire, and a second main surface electrode including a second Al layer and formed on the second main surface.
DISPLAY BACKPLANE ASSEMBLY, LED DISPLAY MODULE, AND RELATED METHODS FOR MANUFACTURING THE SAME
A display backplane assembly, a light-emitting diode (LED) display module and a device, and related methods for manufacturing the same are provided in the disclosure. The display backplane assembly includes a display backplane and a planarization layer. The display backplane has a first surface, and electrode connecting pads are disposed on the first surface. The planarization layer is stacked on the first surface and defines multiple accommodating holes extending in a thickness direction of the planarization layer. The multiple accommodating holes correspond to the electrode connection pads. Each of the multiple accommodating holes includes a first hole and a second hole. A bonding material is filled in the first hole and in contact with the electrode connection pad. An adhesive is filled in the second hole.
3D SEMICONDUCTOR DEVICES AND STRUCTURES WITH AT LEAST ONE VERTICAL BUS
A 3D device comprising: a first level comprising first transistors, said first level comprising a first interconnect; a second level comprising second transistors, said second level overlaying said first level; a third level comprising third transistors, said third level overlaying said second level; a plurality of electronic circuit units (ECUs), wherein each of said plurality of ECUs comprises a first circuit, said first circuit comprising a portion of said first transistors, wherein each of said plurality of ECUs comprises a second circuit, said second circuit comprising a portion of said second transistors, wherein each of said plurality of ECUs comprises a third circuit, said third circuit comprising a portion of said third transistors, wherein each of said ECUs comprises a vertical bus, wherein said vertical bus comprises greater than eight pillars and less than three hundred pillars and provides electrical connections between said first circuit and said second circuit.