H01L2224/08056

Semiconductor package structure

Semiconductor package structures are provided. A semiconductor package structure includes a chip, a molding material surrounding the chip, a through-via extending from a first surface to a second surface of the molding material, a first re-distribution layer (RDL) wire disposed on the second surface of the molding material and coupled to the through-via, and a second RDL wire disposed on the second surface of the molding material and parallel to the first RDL wire. The second surface is opposite to the first surface. A portion of the second RDL wire across the through-via has a first segment with a first width and a second segment with a second width different from the first width.

SEMICONDUCTOR PACKAGE STRUCTURE
20180151499 · 2018-05-31 ·

Semiconductor package structures are provided. A semiconductor package structure includes a chip, a molding material surrounding the chip, a through-via extending from a first surface to a second surface of the molding material, a first re-distribution layer (RDL) wire disposed on the second surface of the molding material and coupled to the through-via, and a second RDL wire disposed on the second surface of the molding material and parallel to the first RDL wire. The second surface is opposite to the first surface. A portion of the second RDL wire across the through-via has a first segment with a first width and a second segment with a second width different from the first width.

Package with built-in electronic components and electronic device
12148724 · 2024-11-19 · ·

A package with built-in electronic components that is to be soldered to an electronic circuit board includes: an insulating layer; an electronic component provided on one surface of the insulating layer; and a pad which is electrically connected to the electronic component and in which a plurality of openings that extend from a first surface of the pad in contact with a solder bump to the insulating layer are formed, wherein an area of the plurality of openings at the first surface is larger than an area of the plurality of openings at a second surface of the pad, which is an opposite surface to the first surface and is in contact with the insulating layer.

VIA ARRAY IN A REDISTRIBUTION LAYER STRUCTURE FOR STRESS RELIEF

One aspect of the present disclosure pertains to an integrated (IC) structure. The IC structure includes a semiconductor substrate; an interconnect structure formed over the substrate; and a redistribution layer (RDL) structure formed over the interconnect structure. The RDL structure includes: a RDL pad portion having a pad via array with multiple vias landing on a first top metal line of the interconnect structure; a RDL signal routing portion having a signal routing via landing on a second top metal line of the interconnect structure; and a RDL top portion over the RDL pad portion and the RDL signal routing portion. The multiple vias of the pad via array include a block via and an adjacent sacrificial via, the block via having a block via width, the sacrificial via having a sacrificial via width, and the block via width is greater than the sacrificial via width.

Semiconductor package

A semiconductor package is provided. The semiconductor package includes: a first stack including a first semiconductor substrate; a through via that penetrates the first semiconductor substrate in a first direction; a second stack that includes a second face facing a first face of the first stack, on the first stack; a first pad that is in contact with the through via, on the first face of the first stack; a second pad including a concave inner side face that defines an insertion recess, the second pad located on the second face of the second stack; and a bump that connects the first pad and the second pad, wherein the bump includes a first upper bump on the first pad, and a first lower bump between the first upper bump and the first pad.

PITCH-REDUCING SOLDER INTERCONNECT FOR RF TRANSITIONS
20250167142 · 2025-05-22 · ·

A radio frequency (RF) transition mechanism between an integrated circuit (IC) package and an interposer circuit board includes elongated structures to reduce a distance between conductors. Pairs of electrical interconnect pads on the IC package and/or pairs of electrical interconnect pads on the interposer circuit board are elongated on a common axis. The reduced distance between conductors reduces insertion loss at frequencies of interest.

WIRING SUBSTRATE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME
20250174535 · 2025-05-29 · ·

A wiring substrate may include a power pattern in a first insulating pattern in a first substrate wiring layer, a second substrate wiring layer on the first substrate wiring layer and including a first ground pattern in a second insulating pattern, a third substrate wiring layer on the second substrate wiring layer and including a first signal pattern in a third insulating pattern, and a pad layer a bottom surface of the first substrate wiring layer. The pad layer may include signal pads and a ground pad in the protection layer. The ground pad may be between the signal pads. The power pattern may vertically overlap the ground pad. The first ground pattern may vertically overlap the ground pad and the power pattern. The first signal pattern may be on the first ground pattern.

Package structure and manufacturing method thereof

A package structure including a semiconductor die, an encapsulant, a redistribution structure, and a through insulating via is provided. The first redistribution structure includes an insulating layer and a circuit layer. The semiconductor die is disposed on the first redistribution structure. The semiconductor die includes a semiconductor base, through semiconductor vias, a dielectric layer, and bonding connectors. Through semiconductor vias penetrate through the semiconductor base. The dielectric layer is disposed on a backside of the semiconductor base. The dielectric layer of the semiconductor die is bonded with the insulating layer of the first redistribution structure. The bonding connectors are embedded in the dielectric layer and connected to the through semiconductor vias. The bonding connectors of the semiconductor die are bonded with bonding pads of the circuit layer. The encapsulant is disposed on the first redistribution structure and encapsulates the semiconductor die.

SEMICONDUCTOR PACKAGE

A method for fabricating a semiconductor package may include: providing a first stack including a first pad; forming a lower bump including a first metal on the first pad; forming an upper bump including a second metal different from the first metal on the lower bump, wherein a Young's modulus of the second metal is lower than a Young's modulus of the first metal, and a melting point of the second metal is 400 degrees Celsius or higher; providing a second stack including a second pad, wherein the second pad includes a concave inner face defining an insertion recess; and bonding the first stack and the second stack by inserting the upper bump into the insertion recess of the second pad.

Semiconductor package

A semiconductor package comprises a first die having a central region and a peripheral region that surrounds the central region; a plurality of through electrodes that penetrate the first die; a plurality of first pads at a top surface of the first die and coupled to the through electrodes; a second die on the first die; a plurality of second pads at a bottom surface of the second die, the bottom surface of the second die facing the top surface of the first die; a plurality of connection terminals that connect the first pads to the second pads; and a dielectric layer that fills a space between the first die and the second die and surrounds the connection terminals. A first width of each of the first pads in the central region may be greater than a second width of each of the first pads in the peripheral region. Each of the connection terminals may include a convex portion at a lateral surface thereof, which protrudes beyond a lateral surface of a respective first pad and a lateral surface of a respective second pad. The convex portion may protrude in a direction away from a center of the first die. Protruding distances of the convex portions may increase in a direction from the center of the first die toward an outside of the first die.