H01L2224/80411

Electronic device

An electronic device includes a substrate, a first conductive pad and a chip. The first conductive pad is disposed on the substrate. The chip includes a second conductive pad electrically connected to the first conductive pad, and the first conductive pad is disposed between the substrate and the second conductive pad. The first conductive pad has a first groove.

SUBSTRATE WITH ELECTRONIC COMPONENT EMBEDDED THEREIN

A substrate with an electronic component embedded therein includes: a core structure having a cavity; a metal layer disposed on a bottom surface of the cavity of the core structure; and an electronic component disposed on the metal layer in the cavity of the core structure. The substrate with the electronic component embedded therein has an excellent heat dissipation effect.

SUBSTRATE WITH ELECTRONIC COMPONENT EMBEDDED THEREIN

A substrate with an electronic component embedded therein includes: a core structure having a cavity; a metal layer disposed on a bottom surface of the cavity of the core structure; and an electronic component disposed on the metal layer in the cavity of the core structure. The substrate with the electronic component embedded therein has an excellent heat dissipation effect.

Semiconductor package and a package-on-package including the same
11776913 · 2023-10-03 · ·

A semiconductor package including: a first wiring structure; a semiconductor chip disposed on the first wiring structure; a second wiring structure disposed on the semiconductor chip and including a cavity; and a filling member between the first wiring structure and the second wiring structure and in the cavity, wherein an uppermost end of the filling member and an uppermost end of the second wiring structure are located at the same level.

Semiconductor package and a package-on-package including the same
11776913 · 2023-10-03 · ·

A semiconductor package including: a first wiring structure; a semiconductor chip disposed on the first wiring structure; a second wiring structure disposed on the semiconductor chip and including a cavity; and a filling member between the first wiring structure and the second wiring structure and in the cavity, wherein an uppermost end of the filling member and an uppermost end of the second wiring structure are located at the same level.

SEMICONDUCTOR PACKAGE INCLUDING THERMAL EXHAUST PATHWAY
20220262699 · 2022-08-18 ·

A semiconductor package includes; a wiring structure including signal wiring and heat transfer wiring, an active chip on the wiring structure, a signal terminal disposed between the wiring structure and the active chip, a first heat transferring terminal disposed between the wiring structure and the active chip and connected to the heat transfer wiring, a passive chip on the wiring structure, a second heat transferring terminal disposed between the wiring structure and the passive chip and connected to the heat transfer wiring, and a heat spreader on the passive chip.

SEMICONDUCTOR PACKAGE INCLUDING THERMAL EXHAUST PATHWAY
20220262699 · 2022-08-18 ·

A semiconductor package includes; a wiring structure including signal wiring and heat transfer wiring, an active chip on the wiring structure, a signal terminal disposed between the wiring structure and the active chip, a first heat transferring terminal disposed between the wiring structure and the active chip and connected to the heat transfer wiring, a passive chip on the wiring structure, a second heat transferring terminal disposed between the wiring structure and the passive chip and connected to the heat transfer wiring, and a heat spreader on the passive chip.

Semiconductor structure and manufacturing method thereof

A semiconductor structure includes a substrate; a first die, disposed over the substrate, wherein the first die includes a first die dielectric layer, and a first die substrate disposed on the first die dielectric layer; a second die, disposed over the first die and vertically overlapping the first die; an inter-die structure, disposed between and separating the first die and the second die; and a first through via, penetrating the first die substrate and protruding from a top surface and a bottom surface of the first die substrate, wherein a top of the first through via is disposed in the inter-die structure and a bottom of the first through via is disposed in the first die dielectric layer.

Semiconductor structure and manufacturing method thereof

A semiconductor structure includes a substrate; a first die, disposed over the substrate, wherein the first die includes a first die dielectric layer, and a first die substrate disposed on the first die dielectric layer; a second die, disposed over the first die and vertically overlapping the first die; an inter-die structure, disposed between and separating the first die and the second die; and a first through via, penetrating the first die substrate and protruding from a top surface and a bottom surface of the first die substrate, wherein a top of the first through via is disposed in the inter-die structure and a bottom of the first through via is disposed in the first die dielectric layer.

Methods for manufacturing a display device

Methods for manufacturing a display device are provided. The methods include providing a plurality of light-emitting units and a substrate. The methods also include transferring the light-emitting units to a transfer head. The methods further include attaching at least one of the plurality of light-emitting units on the transfer head to the substrate by a bonding process, wherein the transfer head and the substrate satisfy the following equation during the bonding process:
Q≤|∫.sub.T1.sup.T2A(T)dT−∫.sub.T1.sup.T3E(T)dT|<0.01, wherein A(T) is the coefficient of thermal expansion of the transfer head, E(T) is the coefficient of thermal expansion of the substrate, T1 is room temperature, T2 is the temperature of the transfer head, and T3 is the temperature of the substrate.