H01L2224/05013

BOND PAD LAYOUT INCLUDING FLOATING CONDUCTIVE SECTIONS

Disclosed is a semiconductor device that has a first layer including conductive material, a bond wire coupled to an upper surface of the first layer, and a second layer including conductive material underneath the first layer. One or more interconnects couple the second layer to the first layer. In an example, the second layer has a plurality of discontinuous sections that includes (i) a connected section coupled to the one or more interconnects and (ii) one or more floating sections that are at least in part surrounded by the connected section, where the one or more floating sections are electrically floating and isolated from the connected section. The semiconductor device also includes an under-pad circuit on a substrate underneath the second layer, the under-pad circuit to transmit signals to one or more components external to the semiconductor device though the first layer.

CU PADS FOR REDUCED DISHING IN LOW TEMPERATURE ANNEALING AND BONDING
20220352441 · 2022-11-03 ·

A device includes an array of light sources (e.g., micro-LEDs, micro-RCLEDs, micro-laser: micro-SLEDs, or micro-VCSELs), a dielectric layer on the array of light sources, and a set of metal bonding pads (e.g., copper bonding pads) in the dielectric layer. Each metal bonding pad of the set of metal bonding pads is electrically connected to a respective light source of the array of light sources. Each metal bonding pad of the set of metal bonding pads includes a first portion at a bonding surface and characterized by a first lateral cross-sectional area, and a second portion away from the bonding surface and characterized by a second lateral cross-sectional area larger than two times of the first lateral cross-sectional area. The device can be bonded to a backplane that includes a drive circuit through a low annealing temperature hybrid bonding.

DISPLAY DEVICE

A display device includes a base layer; a pixel circuit layer disposed on the base layer, the pixel circuit layer including a first transistor; and an insulating layer overlapping the first transistor; a first electrode disposed on the pixel circuit layer, the first electrode electrically connected to the first transistor via a contact hole of the insulating layer; a cover layer disposed on the first electrode, the cover layer overlapping at least a portion of the first electrode; a light emitting element including a first end and a second end electrically connected to the first electrode; a second electrode disposed on the light emitting element, the second electrode electrically connected to the second end of the light emitting element; and a third electrode disposed on the cover layer, the third electrode electrically contacting at least a portion of the first electrode.

SEMICONDUCTOR PACKAGE
20230132054 · 2023-04-27 ·

Disclosed is a semiconductor package including a package substrate, a semiconductor chip mounted on the package substrate, a connection solder pattern between the package substrate and the semiconductor chip, and a dummy bump between the package substrate and the semiconductor chip and spaced apart from the connection solder pattern. The connection solder pattern includes a first intermetallic compound layer, a connection solder layer, and a second intermetallic compound layer. The dummy bump includes a dummy pillar and a dummy solder pattern. A thickness of the dummy solder pattern is less than a thickness of the connection solder pattern. A melting point of the dummy solder pattern is greater than that of the connection solder layer.

Bonded body and manufacturing method of bonded body
11631649 · 2023-04-18 · ·

A bonded body includes: a first base body including a first wiring, a first electrode made of an electroplating film and including a first surface having a first region covering a periphery of an end portion of the first wiring and a second region covering the end portion of the first wiring, and a first passivation layer made of an insulating material and covering a periphery of the first electrode; a second base body including a second electrode; and solder disposed between the first region of the first electrode and the second electrode.

Bonded body and manufacturing method of bonded body
11631649 · 2023-04-18 · ·

A bonded body includes: a first base body including a first wiring, a first electrode made of an electroplating film and including a first surface having a first region covering a periphery of an end portion of the first wiring and a second region covering the end portion of the first wiring, and a first passivation layer made of an insulating material and covering a periphery of the first electrode; a second base body including a second electrode; and solder disposed between the first region of the first electrode and the second electrode.

DISPLAY DEVICE
20220328439 · 2022-10-13 ·

A display device includes a display area; a pad area including a first pad for supplying a data signal to the display area, second pads for transmitting a DC signal, and a dummy pad, wherein each of the first pad, the second pads, and the dummy pad has a surface as a top face thereof, wherein each of the surface of the first pad, the surface of the second pads, and the surface of the dummy pad has a corresponding vertical level in a thickness direction of the display device, wherein the vertical level of the surface of each of the second pads is higher than the vertical level of the surface of the first pad, wherein the vertical level of the surface of the dummy pad is lower than or equal to the vertical level of the surface of the first pad.

Semiconductor package for improving bonding reliability

A semiconductor package includes main pad structures and dummy pad structures between a first semiconductor chip and a second semiconductor chip. The main pad structures include first main pad structures apart from one another on the first semiconductor chip and second main pad structures placed apart from one another on the second semiconductor chip and bonded to the first main pad structures. The dummy pad structures include first dummy pad structures including first dummy pads apart from one another on the first semiconductor chip and first dummy capping layers on the first dummy pads, and second dummy pad structures including second dummy pads apart from one another on the second semiconductor chip and second dummy capping layers on the second dummy pads. The first dummy capping layers of the first dummy pad structures are not bonded to the second dummy capping layers of the second dummy pad structures.

PASSING SIGNALS THROUGH MICRO DEVICE SIDEWALLS
20230170317 · 2023-06-01 · ·

The present invention relates to structure and formation of side walls in micro devices. The structure allows access of one side of the micro device to another side through conductive layers and pads. In particular, the top and bottom sides of the micro devices are in direction of the current in the device and sidewalls are isolation surfaces surrounding the top and bottom sides of the device.

Semiconductor device structure and manufacturing method

A semiconductor device structure and a manufacturing method are provided. The semiconductor device structure includes a semiconductor substrate and a dielectric layer over the semiconductor substrate. The semiconductor device structure also includes a conductive trace over the dielectric layer. The semiconductor device structure further includes a conductive feature over the conductive trace, and a width of the conductive feature is substantially equal to or larger than a maximum width of the conductive trace. In addition, the semiconductor device structure includes a conductive bump over the conductive feature.