H01L2224/05582

WAFER STRUCTURE AND SEMICONDUCTOR DEVICE

A wafer structure includes a semiconductor substrate that includes a chip region and a scribe lane region. A first dielectric layer is on a first surface of the semiconductor substrate, a second dielectric layer is on the first dielectric layer. A dielectric pattern is between the first dielectric layer and the second dielectric layer. A through via that penetrates the first surface and a second surface at the chip region of the semiconductor substrate, and a conductive pad is in the second dielectric layer and on the through via. The dielectric pattern includes an etch stop pattern on the chip region of the semiconductor substrate and in contact with a bottom surface of the conductive pad, and an alignment key pattern on the scribe lane region of the semiconductor substrate.

SHIELDING STRUCTURES

Semiconductor device packages and method are provided. A semiconductor device package according to the present disclosure includes a substrate including a first region, a passive device disposed over the first region of the substrate, a contact pad disposed over the passive device, a passivation layer disposed over the contact pad, a recess through the passivation layer, and an under-bump metallization (UBM) layer. The recess exposes the contact pad and the UBM layer includes an upper portion disposed over the passivation layer and a lower portion disposed over a sidewall of the recess. A projection of the upper portion of the UBM layer along a direction perpendicular to the substrate falls within an area of the contact pad.

SEMICONDUCTOR PACKAGE AND MANUFACTURING METHOD THEREOF
20220328435 · 2022-10-13 ·

A semiconductor package includes a substrate, a first insulation layer, a conductive via and a conductive trace. The substrate includes a conductive component. The first insulation layer is formed on the substrate and having a first through hole exposing the conductive component. The conductive via is formed within the first through hole. The conductive trace is directly connected to the conductive via which is located directly above the first through hole.

OXIDATION AND CORROSION PREVENTION IN SEMICONDUCTOR DEVICES AND SEMICONDUCTOR DEVICE ASSEMBLIES

In some aspects, the techniques described herein relate to an electronic device including: a substrate; a metallization layer, the metallization layer having: a first surface disposed on the substrate; a second surface opposite the first surface; and a corrosion-prevention implant layer disposed in the metallization layer, the corrosion-prevention implant layer extending from the second surface to a depth from the second surface in the metallization layer, the depth being less than a thickness of the metallization layer; and an electrical connector coupled with the second surface.

Semiconductor structure and manufacturing method thereof

A method of manufacturing a semiconductor structure includes providing a substrate and an interlayer dielectric (ILD) over the substrate; disposing a first dielectric layer over the ILD and the substrate; forming a conductive member surrounded by the first dielectric layer; disposing a second dielectric layer over the first dielectric layer and the conductive member; forming a capacitor over the second dielectric layer; disposing a third dielectric layer over the capacitor and the second dielectric layer; forming a conductive via extending through the second dielectric layer, the capacitor and the third dielectric layer; forming a conductive pad over the conductive via; and forming a conductive bump over the conductive pad, wherein the disposing of the third dielectric layer includes disposing an oxide layer over the capacitor and disposing a nitride layer over the capacitor.

Hybrid bonding with through substrate via (TSV)

A semiconductor device structure is provided. The semiconductor device structure includes a first polymer layer formed between a first substrate and a second substrate, and a first conductive layer formed over the first polymer. The semiconductor device includes a first through substrate via (TSV) formed over the first conductive layer, and the conductive layer is in direct contact with the first TSV and the first polymer.

LIGHT EMITTING DEVICE AND LIGHT EMITTING MODULE HAVING THE SAME
20220328719 · 2022-10-13 ·

A light emitting device including a substrate having a protruding pattern on an upper surface thereof, a first sub-unit disposed on the substrate, a second sub-unit disposed between the substrate and the first sub-unit, a third sub-unit disposed between the substrate and the second sub-unit, a first insulation layer at least partially in contact with side surfaces of the first, second, and third sub-units, and a second insulation layer at least partially overlapping with the first insulation layer, in which at least one of the first insulation layer and the second insulation layer includes a distributed Bragg reflector.

MANUFACTURING METHOD OF SEMICONDUCTOR CHIP
20230114550 · 2023-04-13 ·

A method of manufacturing a semiconductor chip is provided. The method includes: forming a plurality of bonding pads on a semiconductor wafer, sequentially forming an insulating layer and a polishing stop film on the semiconductor wafer to cover the plurality of bonding pads, the insulating layer and the polishing stop film having a plurality of convex portions corresponding to upper portions of the plurality of bonding pads, polishing the plurality of convex portions using the polishing stop film to expose upper surfaces of the plurality of bonding pads, and removing the polishing stop film.

DISPLAY DEVICE AND METHOD OF MANUFACTURING THE SAME

A display device includes a substrate, a plurality of pixel electrodes on the substrate and spaced apart from each other, a plurality of light-emitting elements on the plurality of pixel electrodes, respectively, and a common electrode layer on the plurality of light-emitting elements and to which a common voltage is applied. The plurality of light-emitting elements include a first light-emitting element that is configured to emit first light according to a first driving current and a second light-emitting element that is configured to emit second light according to a second driving current. An active layer of the first light-emitting element is the same as an active layer of the second light-emitting element.

DISPLAY DEVICE AND METHOD FOR FABRICATING THE SAME
20230112256 · 2023-04-13 ·

A display device comprises a substrate, a pixel electrode on the substrate, a light emitting element on the pixel electrode, and a common electrode layer on the light emitting element, and configured to receive a common voltage, wherein the light emitting element configured to emit a first light according to a driving current having a first current density, is configured to emit a second light according to a driving current having a second current density, and is configured to emit a third light according to a driving current having a third current density.