H01L2224/13117

DETECTION METHOD AND DETECTION STRUCTURE FOR DISPLAY BACKPLANE
20220148928 · 2022-05-12 ·

A detection method and a detection structure for a display backplane is provided in the disclosure. The detection method includes the following. The display backplane is provided. The display backplane is provided with a contact electrode pair. A detection structure is provided. The detection structure includes a light-emitting element and a detection circuit configured to conduct an electrical signal to the light-emitting element. The detection structure is assembled on the display backplane to connect the detection circuit to the contact electrode pair. A drive electrical signal is outputted to the contact electrode pair. If the light-emitting element does not emit light, the contact electrode pair is determined as a fault point.

DETECTION METHOD AND DETECTION STRUCTURE FOR DISPLAY BACKPLANE
20220148928 · 2022-05-12 ·

A detection method and a detection structure for a display backplane is provided in the disclosure. The detection method includes the following. The display backplane is provided. The display backplane is provided with a contact electrode pair. A detection structure is provided. The detection structure includes a light-emitting element and a detection circuit configured to conduct an electrical signal to the light-emitting element. The detection structure is assembled on the display backplane to connect the detection circuit to the contact electrode pair. A drive electrical signal is outputted to the contact electrode pair. If the light-emitting element does not emit light, the contact electrode pair is determined as a fault point.

Dual solder methodologies for ultrahigh density first level interconnections
11322469 · 2022-05-03 · ·

An apparatus, comprising an integrated circuit (IC) package having at least one solder bond pad, a die having at least one solder bond pad, wherein the die is bonded to the IC package by at least one solder joint between the at least one solder bond pad of the die, and the at least one solder bond pad of the IC package, and an underfill material between the IC package and the die, wherein the at least one solder joint is embedded in the underfill material, and wherein the at least one solder joint comprises a first metallurgy and a second metallurgy.

Dual solder methodologies for ultrahigh density first level interconnections
11322469 · 2022-05-03 · ·

An apparatus, comprising an integrated circuit (IC) package having at least one solder bond pad, a die having at least one solder bond pad, wherein the die is bonded to the IC package by at least one solder joint between the at least one solder bond pad of the die, and the at least one solder bond pad of the IC package, and an underfill material between the IC package and the die, wherein the at least one solder joint is embedded in the underfill material, and wherein the at least one solder joint comprises a first metallurgy and a second metallurgy.

SEMICONDUCTOR PACKAGE USING CORE MATERIAL FOR REVERSE REFLOW

Provided is a semiconductor package including a first bump pad on a first substrate, a second bump pad on a second substrate, a core material for reverse reflow between the first bump pad and the second bump pad, and a solder member forming a solder layer on the core material for reverse reflow. The solder member is in contact with the first bump pad and the second bump pad. Each of a first diameter of the first bump pad and a second diameter of the second bump pad is at least about 1.1 times greater than a third diameter of the core material for reverse reflow. The core material for reverse reflow includes a core, a first metal layer directly coated on the core, and a second metal layer directly coated on the first metal layer.

SEMICONDUCTOR PACKAGE USING CORE MATERIAL FOR REVERSE REFLOW

Provided is a semiconductor package including a first bump pad on a first substrate, a second bump pad on a second substrate, a core material for reverse reflow between the first bump pad and the second bump pad, and a solder member forming a solder layer on the core material for reverse reflow. The solder member is in contact with the first bump pad and the second bump pad. Each of a first diameter of the first bump pad and a second diameter of the second bump pad is at least about 1.1 times greater than a third diameter of the core material for reverse reflow. The core material for reverse reflow includes a core, a first metal layer directly coated on the core, and a second metal layer directly coated on the first metal layer.

SEMICONDUCTOR PACKAGES
20210343689 · 2021-11-04 ·

A semiconductor package may include a first semiconductor chip, a second semiconductor chip on the first semiconductor chip, and an adhesive layer between the first semiconductor chip and the second semiconductor chip. The first semiconductor chip may include a semiconductor substrate and a plurality of protection layers on the semiconductor substrate. The topmost layer of the protection layers may have a top surface with convex portions and concave portions, and the convex portions and the concave portions may be in contact with the adhesive layer.

SEMICONDUCTOR PACKAGES
20210343689 · 2021-11-04 ·

A semiconductor package may include a first semiconductor chip, a second semiconductor chip on the first semiconductor chip, and an adhesive layer between the first semiconductor chip and the second semiconductor chip. The first semiconductor chip may include a semiconductor substrate and a plurality of protection layers on the semiconductor substrate. The topmost layer of the protection layers may have a top surface with convex portions and concave portions, and the convex portions and the concave portions may be in contact with the adhesive layer.

Bump integrated thermoelectric cooler

An IC package, comprising a first IC component comprising a first interconnect on a first surface thereof; a second IC component comprising a second interconnect on a second surface thereof. The second component is above the first component, and the second surface is opposite the first surface. A thermoelectric cooling (TEC) device is between the first surface and the second surface. The TEC device is electrically coupled to the first interconnect and to the second interconnect.

Bump integrated thermoelectric cooler

An IC package, comprising a first IC component comprising a first interconnect on a first surface thereof; a second IC component comprising a second interconnect on a second surface thereof. The second component is above the first component, and the second surface is opposite the first surface. A thermoelectric cooling (TEC) device is between the first surface and the second surface. The TEC device is electrically coupled to the first interconnect and to the second interconnect.