Patent classifications
H01L2224/14131
Semiconductor packages including an anchor structure
A semiconductor package includes a package substrate and a semiconductor chip mounted on the package substrate. The package substrate includes a signal bump land and an anchoring bump land, and the semiconductor chip includes a signal bump and an anchoring bump. The signal bump is bonded to the signal bump land, the anchoring bump is disposed to be adjacent to the anchoring bump land, and a bottom surface of the anchoring bump is located at a level which is lower than a top surface of the anchoring bump land with respect to a surface of the package substrate.
Forming recesses in molding compound of wafer to reduce stress
A chip includes a semiconductor substrate, an electrical connector over the semiconductor substrate, and a molding compound molding a lower part of the electrical connector therein. A top surface of the molding compound is lower than a top end of the electrical connector. A recess extends from the top surface of the molding compound into the molding compound.
DETECTION PAD STRUCTURE FOR ANALYSIS IN A SEMICONDUCTOR DEVICE
A detection pad structure in a semiconductor device may include a lower wiring on a substrate, an upper wiring on the lower wiring, and a first pad pattern on the upper wiring. The upper wiring may be connected to the lower wiring and include metal patterns and via contacts on the metal patterns that are stacked in a plurality of layers. The first pad pattern may be connected to the upper wiring. A semiconductor device may include an actual upper wiring including actual metal patterns and actual via contacts stacked in a plurality of layers. At least one of the metal patterns of each layer in the upper wiring may have a minimum line width and a minimum space of the metal patterns of each layer in the actual upper wiring. Metal patterns and via contacts of each layer in the upper wiring may be regularly and repeatedly arranged.
BUMP STRUCTURE OF CHIP
The present invention provides a bump structure of chip disposed on a surface of a chip and comprises a plurality of connecting-bump sets. Each connecting-bump set includes a first connecting hum and a second connecting hump. The first connecting bump and the second connecting bump include corresponding blocking structures. While disposing the chip on a board member, the blocking structure of the first connecting bump and the blocking structure of the second connecting bump block the conductive medium and retard the flow of the conductive medium. The conductive medium is forced to flow between the first connecting bump and the second connecting bump and thus preventing the conductive particles in the conductive medium from leaving the surfaces of the connecting bumps. In addition, there is a flow channel between the first and second connecting bumps. One or more width of the flow channel is between 0.1 μm and 8 μm.
Semiconductor device with enhanced thermal dissipation and method for making the same
A method includes forming a solder layer on a surface of one or more chips. A lid is positioned over the solder layer on each of the one or more chips. Heat and pressure are applied to melt the solder layer and attach each lid to a corresponding solder layer. The solder layer has a thermal conductivity of ≥50 W/mK.
Semiconductor chip and semiconductor package
A semiconductor chip includes; an intermetal dielectric (IMD) layer on a substrate, an uppermost insulation layer on the IMD layer, the uppermost insulation layer having a dielectric constant different from a dielectric constant of the IMD layer, a metal wiring in the IMD layer, the metal wiring including a via contact and a metal pattern, a metal pad in the uppermost insulation layer, the metal pad being electrically connected to the metal wiring, and a bump pad on the metal pad. An interface portion between the IMD layer and the uppermost insulation layer is disposed at a height of a portion between an upper surface and a lower surface of an uppermost metal pattern in the IMD layer.
WIRELESS COMMUNICATION TECHNOLOGY, APPARATUSES, AND METHODS
- Erkan Alpman ,
- Arnaud Lucres Amadjikpe ,
- Omer Asaf ,
- Kameran Azadet ,
- Rotem Banin ,
- Miroslav Baryakh ,
- Anat Bazov ,
- Stefano Brenna ,
- Bryan K. Casper ,
- Anandaroop Chakrabarti ,
- Gregory Chance ,
- Debabani CHOUDHURY ,
- Emanuel Cohen ,
- Claudio Da Silva ,
- Sidharth Dalmia ,
- Saeid Daneshgar Asl ,
- Kaushik Dasgupta ,
- Kunal Datta ,
- Brandon Davis ,
- Ofir Degani ,
- Amr M. Fahim ,
- Amit Freiman ,
- Michael Genossar ,
- Eran Gerson ,
- Eyal Goldberger ,
- Eshel Gordon ,
- Meir Gordon ,
- Josef Hagn ,
- Shinwon Kang ,
- Te Yu Kao ,
- Noam Kogan ,
- Mikko S. Komulainen ,
- Igal Yehuda Kushnir ,
- Saku Lahti ,
- Mikko M. Lampinen ,
- Naftali Landsberg ,
- Wook Bong Lee ,
- Run Levinger ,
- Albert Molina ,
- Resti Montoya Moreno ,
- Tawfiq Musah ,
- Nathan G. Narevsky ,
- Hosein Nikopour ,
- Oner Orhan ,
- Georgios Palaskas ,
- Stefano PELLERANO ,
- Ron Pongratz ,
- Ashoke Ravi ,
- Shmuel Ravid ,
- Peter Andrew Sagazio ,
- Eren Sasoglu ,
- Lior Shakedd ,
- Gadi Shor ,
- Baljit Singh ,
- Menashe Soffer ,
- Ra'anan Sover ,
- Shilpa Talwar ,
- Nebil Tanzi ,
- Moshe Teplitsky ,
- Chintan S. Thakkar ,
- Jayprakash Thakur ,
- Avi Tsarfati ,
- Yossi TSFATI ,
- Marian Verhelst ,
- Nir Weisman ,
- Shuhei Yamada ,
- Ana M. Yepes ,
- Duncan Kitchin
Millimeter wave (mmWave) technology, apparatuses, and methods that relate to transceivers, receivers, and antenna structures for wireless communications are described. The various aspects include co-located millimeter wave (mmWave) and near-field communication (NFC) antennas, scalable phased array radio transceiver architecture (SPARTA), phased array distributed communication system with MIMO support and phase noise synchronization over a single coax cable, communicating RF signals over cable (RFoC) in a distributed phased array communication system, clock noise leakage reduction, IF-to-RF companion chip for backwards and forwards compatibility and modularity, on-package matching networks, 5G scalable receiver (Rx) architecture, among others.
Semiconductor package and manufacturing method of semiconductor package
A manufacturing method of a semiconductor package includes the following steps. At least one lower semiconductor device is provided. A plurality of conductive pillars are formed on the at least one lower semiconductor device. A dummy die is disposed on a side of the at least one lower semiconductor device. An upper semiconductor device is disposed on the at least one lower semiconductor device and the dummy die, wherein the upper semiconductor device reveals a portion of the at least one lower semiconductor device where the plurality of conductive pillars are disposed. The at least one lower semiconductor device, the dummy die, the upper semiconductor device, and the plurality of conductive pillars are encapsulated in an encapsulating material. A redistribution structure is formed over the upper semiconductor device and the plurality of conductive pillars.
FACE-TO-FACE THROUGH-SILICON VIA MULTI-CHIP SEMICONDUCTOR APPARATUS WITH REDISTRIBUTION LAYER PACKAGING AND METHODS OF ASSEMBLING SAME
Reduced-profile semiconductor device apparatus are achieved by thinning a semiconductive device substrate at a backside surface to expose a through-silicon via pillar, forming a recess to further expose the through-silicon via pillar, and by seating an electrical bump in the recess to contact both the through-silicon via pillar and the recess. In an embodiment, the electrical bump contacts a semiconductor package substrate to form a low-profile semiconductor device apparatus. In an embodiment, the electrical bump contacts a subsequent die to form a low-profile semiconductor device apparatus.
FAN-OUT SEMICONDUCTOR PACKAGE MODULE
A fan-out semiconductor package module includes: a fan-out semiconductor package including a first interconnection member having a through-hole, a semiconductor chip disposed in the through-hole, an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip, a second interconnection member disposed on the first interconnection member and the semiconductor chip, a third interconnection member disposed on the encapsulant, first connection terminals disposed on the second interconnection member, and second connection terminals disposed on the third interconnection member, the first to third interconnection members including, respectively, redistribution layers electrically connected to connection pads of the semiconductor chip; and a component package stacked on the fan-out semiconductor package and including a wiring substrate connected to the second interconnection member through the first connection terminals and a plurality of mounted components mounted on the wiring substrate.