H01L21/28556

Formation and in-situ etching processes for metal layers

The present disclosure relates to a semiconductor device and a manufacturing method of fabricating a semiconductor structure. The method includes forming an opening in a substrate and depositing a conformal metal layer in the opening. The depositing includes performing one or more deposition cycles. The deposition includes flowing a first precursor into a deposition chamber and purging the deposition chamber to remove at least a portion of the first precursor. The method also includes flowing a second precursor into the deposition chamber to form a sublayer of the conformal metal layer and purging the deposition chamber to remove at least a portion of the second precursor. The method further includes performing a metallic halide etching (MHE) process that includes flowing a third precursor into the deposition chamber.

Method of manufacturing semiconductor device, substrate processing apparatus, and recording medium
11538688 · 2022-12-27 · ·

There is provided a method of manufacturing a semiconductor device, including forming a metal nitride film substantially not containing a silicon atom on a substrate by sequentially repeating: (a) supplying a metal-containing gas and a reducing gas, which contains silicon and hydrogen and does not contain a halogen, to the substrate in a process chamber by setting an internal pressure of the process chamber to a value which falls within a range of 130 Pa to less than 3,990 Pa during at least the supply of the reducing gas, wherein (a) includes a timing of simultaneously supplying the metal-containing gas and the reducing gas; (b) removing the metal-containing gas and the reducing gas that remain in the process chamber; (c) supplying a nitrogen-containing gas to the substrate; and (d) removing the nitrogen-containing gas remaining in the process chamber.

Method for forming semiconductor structure

A method for forming a semiconductor structure includes following operations. A first substrate including a first side, a second side opposite to the first side, and a metallic pad disposed over the first side is received. A dielectric structure including a first trench directly above the metallic pad is formed. A second trench is formed in the dielectric structure and a portion of the first substrate. A sacrificial layer is formed to fill the first trench and the second trench. A third trench is formed directly above the metallic pad. A barrier ring and a bonding structure are formed in the third trench. A bonding layer is disposed to bond the first substrate to a second substrate. A portion of the second side of the first substrate is removed to expose the sacrificial layer. The sacrificial layer is removed by an etchant.

GRAPHENE INTEGRATION
20220399230 · 2022-12-15 ·

Graphene is deposited on a metal surface of a semiconductor substrate at a deposition temperature compatible with back-end-of-line semiconductor processing. The graphene may be annealed at a temperature between the deposition temperature and a temperature sensitive limit of materials in the semiconductor substrate to improve film quality. Alternatively, the graphene may be treated by exposure to plasma with one or more oxidant species. The graphene may be encapsulated with an etch stop layer and hermetic barrier, where the etch stop layer includes a metal oxide deposited under conditions that do not change or that improve the film quality of the graphene. The graphene may be encapsulated with a hermetic barrier, where the hermetic barrier is deposited under conditions that do not damage the graphene.

Interconnect structure having a carbon-containing barrier layer

An interconnect structure and a method of forming an interconnect structure are disclosed. The interconnect structure includes a conductive plug over a substrate; a conductive feature over the conductive plug, wherein the conductive feature has a first sidewall, a second sidewall facing the first sidewall, and a bottom surface; and a carbon-containing barrier layer having a first portion along the first sidewall of the conductive feature, a second portion along the second sidewall of the conductive feature, and a third portion along the bottom surface of the conductive feature.

TECHNIQUES FOR SELECTIVE TUNGSTEN CONTACT FORMATION ON SEMICONDUCTOR DEVICE ELEMENTS
20220392804 · 2022-12-08 · ·

A method may include providing a device structure in the semiconductor device. The device structure may include a buried device contact, a first dielectric layer, disposed over the buried device contact; and a device element, where the device element includes a TiN layer. The method may include implanting an ion species into the TiN layer, wherein the ion species comprises a seed material for selective tungsten deposition.

Combined RF generator and RF solid-state matching network
11521833 · 2022-12-06 · ·

In one embodiment, a method of matching an impedance is disclosed. An impedance matching network is coupled between a radio frequency (RF) source and a plasma chamber. The matching network includes a variable reactance element (VRE) having different positions for providing different reactances. The RF source has an RF source control circuit carrying out a power control scheme to control a power delivered to the matching network. Based on a determined parameter, a new position for the VRE is determined to reduce a reflected power at the RF input of the matching network. The matching network provides a notice signal to the RF source indicating the VRE will be altered. In response to the notice signal, the RF source control circuit alters the power control scheme. While the power control scheme is altered, the VRE is altered to the new position.

METHOD OF DEPOSITING MATERIAL AND SEMICONDUCTOR DEVICES

The current disclosure relates to deposition of a transition metal chalcogenide barrier layer. The method of depositing a transition metal chalcogenide barrier layer comprises providing a substrate having an opening into a reaction chamber, providing a transition metal precursor in the reaction chamber in vapor phase and providing an reactive chalcogen species in the reaction chamber. The method may be a plasma-enhanced atomic layer deposition method. The disclosure further relates to an interconnect comprising a transition metal chalcogenide barrier layer.

Metal-Containing Liner Process

In an example, a method includes depositing a first sidewall spacer layer over a substrate having a layer stack including alternating layers of a nanosheet and a sacrificial layer, and a dummy gate formed over the layer stack, the first sidewall spacer layer formed over the dummy gate. The method includes depositing a metal-containing liner over the first sidewall spacer layer; forming a first sidewall spacer along the dummy gate by anisotropically etching the metal-containing liner and the first sidewall spacer layer; performing an anisotropic etch back process to form a plurality of vertical recesses in the layer stack; laterally etching the layer stack and form a plurality of lateral recesses between adjacent nanosheets; depositing a second sidewall spacer layer to fill the plurality of lateral recesses; and etching a portion of the second sidewall spacer layer to expose tips of the nanosheet layers.

SELECTIVE GRAPHENE DEPOSITION USING REMOTE PLASMA
20220375722 · 2022-11-24 ·

Graphene is deposited on a metal surface of a substrate using a remote hydrogen plasma chemical vapor deposition technique. The graphene may be deposited at temperatures below 400 C, which is suitable for semiconductor processing applications. Hydrogen radicals are generated in a remote plasma source located upstream of a reaction chamber, and hydrocarbon precursors are flowed into the reaction chamber downstream from the remote plasma source. The hydrocarbon precursors are activated by the hydrogen radicals under conditions to deposit graphene on the metal surface of the substrate in the reaction chamber.