H01L2224/05669

LOW COST RELIABLE FAN-OUT FAN-IN CHIP SCALE PACKAGE
20220392817 · 2022-12-08 ·

A microelectronic device, in a fan-out fan-in chip scale package, has a die and an encapsulation material at least partially surrounding the die. Fan-out connections from the die extend through the encapsulation material and terminate adjacent to the die. The fan-out connections include wire bonds, and are free of photolithographically-defined structures. Fan-in/out traces connect the fan-out connections to bump bond pads. The die and at least a portion of the bump bond pads partially overlap each other. The microelectronic device is formed by mounting the die on a carrier, and forming the fan-out connections, including the wire bonds, without using a photolithographic process. The die and the fan-out connections are covered with an encapsulation material, and the carrier is subsequently removed, exposing the fan-out connections. The fan-in/out traces are formed so as to connect to the exposed portions of the fan-out connections, and extend to the bump bond pads.

LOW COST RELIABLE FAN-OUT FAN-IN CHIP SCALE PACKAGE
20220392817 · 2022-12-08 ·

A microelectronic device, in a fan-out fan-in chip scale package, has a die and an encapsulation material at least partially surrounding the die. Fan-out connections from the die extend through the encapsulation material and terminate adjacent to the die. The fan-out connections include wire bonds, and are free of photolithographically-defined structures. Fan-in/out traces connect the fan-out connections to bump bond pads. The die and at least a portion of the bump bond pads partially overlap each other. The microelectronic device is formed by mounting the die on a carrier, and forming the fan-out connections, including the wire bonds, without using a photolithographic process. The die and the fan-out connections are covered with an encapsulation material, and the carrier is subsequently removed, exposing the fan-out connections. The fan-in/out traces are formed so as to connect to the exposed portions of the fan-out connections, and extend to the bump bond pads.

Method for fabricating a semiconductor device
11521892 · 2022-12-06 · ·

The present application discloses a method for fabricating a semiconductor device with liners. The method includes providing a substrate having a first surface and a second surface opposite to the first surface, inwardly forming a trench on the first surface of the substrate, forming a plurality of liners positioned on side surfaces of the trench, forming a first insulating segment filling the trench, and removing part of the substrate from the second surface to expose the first insulating segment and the plurality of liners.

Method for fabricating a semiconductor device
11521892 · 2022-12-06 · ·

The present application discloses a method for fabricating a semiconductor device with liners. The method includes providing a substrate having a first surface and a second surface opposite to the first surface, inwardly forming a trench on the first surface of the substrate, forming a plurality of liners positioned on side surfaces of the trench, forming a first insulating segment filling the trench, and removing part of the substrate from the second surface to expose the first insulating segment and the plurality of liners.

LIGHT-EMITTING DEVICE
20220384687 · 2022-12-01 ·

A light-emitting device comprises a semiconductor stack comprising a first semiconductor layer and a second semiconductor layer, wherein in a top view, the semiconductor stack comprises an outer peripheral region and an inner region, the outer peripheral region exposes the first semiconductor layer, and the second semiconductor layer is disposed in the inner region; an outer insulated structure comprising an insulation layer and a protective layer, the insulation layer comprising a plurality of first insulation layer outer openings and a second insulation layer opening; a first electrode covering the plurality of first insulation layer outer openings; and a second electrode covering the second insulation layer opening, wherein the outer insulated structure comprises a total thickness gradually decreasing from the outer peripheral region to the inner region.

Composite component and mounting structure therefor

In a composite component, a semiconductor device is stacked on an elastic wave device. Side electrodes extend from at least one side surface of a piezoelectric substrate of the elastic wave device to at least a side surface of a semiconductor substrate of the semiconductor device and are connected to an IDT electrode and functional electrodes. The side electrodes extend onto at least one of a second main surface of the piezoelectric substrate and a second main surface of the semiconductor substrate.

Composite component and mounting structure therefor

In a composite component, a semiconductor device is stacked on an elastic wave device. Side electrodes extend from at least one side surface of a piezoelectric substrate of the elastic wave device to at least a side surface of a semiconductor substrate of the semiconductor device and are connected to an IDT electrode and functional electrodes. The side electrodes extend onto at least one of a second main surface of the piezoelectric substrate and a second main surface of the semiconductor substrate.

Wire bonding method for semiconductor package
11594503 · 2023-02-28 · ·

A wire bonding method includes bonding a tip of a wire provided through a clamp and a capillary onto a bonding pad of a chip, moving the capillary to a connection pad of a substrate corresponding to the bonding pad, bonding the wire to the connection pad to form a bonding wire connecting the bonding pad to the connection pad, before the capillary is raised from the connection pad, applying a electrical signal to the wire to detect whether the wire and the connection pad are in contact with each other, changing a state of the clamp to a closed state when the wire is not in contact with the connection pad and maintaining the state of the clamp in an open state when the wire is in contact with the connection pad, and raising the capillary from the connection pad while maintaining the state of the clamp.

Wire bonding method for semiconductor package
11594503 · 2023-02-28 · ·

A wire bonding method includes bonding a tip of a wire provided through a clamp and a capillary onto a bonding pad of a chip, moving the capillary to a connection pad of a substrate corresponding to the bonding pad, bonding the wire to the connection pad to form a bonding wire connecting the bonding pad to the connection pad, before the capillary is raised from the connection pad, applying a electrical signal to the wire to detect whether the wire and the connection pad are in contact with each other, changing a state of the clamp to a closed state when the wire is not in contact with the connection pad and maintaining the state of the clamp in an open state when the wire is in contact with the connection pad, and raising the capillary from the connection pad while maintaining the state of the clamp.

SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME
20230055921 · 2023-02-23 ·

A semiconductor package includes: a wiring structure including at least one wiring layer; a semiconductor chip disposed on the wiring structure and connected to the wiring structure; a connecting terminal formed on a first surface of the wiring structure; a support member spaced apart from the wiring structure; a dummy connecting terminal formed on a first surface of the support member; and a mold layer covering a side surface of the wiring structure, a first surface of the semiconductor chip, and a second surface and a side surface of the support member.