H10D30/0221

LDMOS device with graded body doping

A laterally diffused MOS (LDMOS) device includes a substrate having a p-epi layer thereon. A p-body region is in the p-epi layer. An ndrift (NDRIFT) region is within the p-body region providing a drain extension region, and a gate dielectric layer is formed over a channel region in the p-body region adjacent to and on respective sides of a junction with the NDRIFT region, and a patterned gate electrode on the gate dielectric. A DWELL region is within the p-body region, sidewall spacers are on sidewalls of the gate electrode, a source region is within the DWELL region, and a drain region is within the NDRIFT region. The p-body region includes a portion being at least one 0.5 m wide that has a net p-type doping level above a doping level of the p-epi layer and a net p-type doping profile gradient of at least 5/m.

Semiconductor devices including patterns in a source region
09698259 · 2017-07-04 · ·

Semiconductor devices are provided. A semiconductor device includes a substrate including a well region. The semiconductor device includes a source region in the well region. The semiconductor device includes a drain region. The semiconductor device includes a gate electrode that is between the source and drain regions, when viewed in a plan view. Moreover, the semiconductor device includes first and second patterns, in the source region, that are spaced apart from each other when viewed in the plan view.

Semiconductor integrated circuit device having low and high withstanding-voltage MOS transistors

A semiconductor integrated circuit device has a first N-channel type high withstanding-voltage MOS transistor and a second N-channel type high withstanding-voltage MOS transistor formed on an N-type semiconductor substrate. The first N-channel type high withstanding-voltage transistor includes a third N-type low-concentration impurity region containing arsenic having a depth smaller than a P-type well region in a drain region within the P-type well region, and the second N-channel type high withstanding-voltage MOS transistor includes a fourth N-type low-concentration impurity region that is adjacent to the P-type well region and has a bottom surface in contact with the N-type semiconductor substrate. In this manner, the high withstanding-voltage NMOS transistors are capable of operating at 30 V or higher and are integrated on the N-type semiconductor substrate.

High voltage device with low Rdson
09698260 · 2017-07-04 · ·

High voltage devices and methods for forming a high voltage device are disclosed. The method includes providing a substrate having top and bottom surfaces. The substrate is defined with a device region and a recessed region disposed within the device region. The recessed region includes a recessed surface disposed lower than the top surface of the substrate. A transistor is formed over the substrate. Forming the transistor includes forming a gate at least over the recessed surface and forming a source region adjacent to a first side of the gate below the recessed surface. Forming the transistor also includes forming a drain region displaced away from a second side of the gate. First and second device wells are formed in the substrate within the device region. The first device well encompasses the drain region and the second device well encompasses the source region.

POWER MOSFETS AND METHODS FOR FORMING THE SAME
20170186865 · 2017-06-29 ·

Power Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs) and methods of forming the same are provided. A power MOSFET may comprise a first drift region formed at a side of a gate electrode, and a second drift region beneath the gate electrode, adjacent to the first drift region, with a depth less than a depth of the first drift region so that the first drift region and the second drift region together form a stepwise shape. A sum of a depth of the second drift region, a depth of the gate dielectric, and a depth of the gate electrode may be of substantially a same value as a depth of the first drift region. The first drift region and the second drift region may be formed at the same time, using the gate electrode as a part of the implanting mask.

METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
20170186764 · 2017-06-29 ·

A performance of a semiconductor device is improved. A film, which is made of silicon, is formed in a resistance element formation region on a semiconductor substrate, and an impurity, which is at least one type of elements selected from a group including a group 14 element and a group 18 element, is ion-implanted into the film, and a film portion which is formed of the film of a portion into which the impurity is ion-implanted is formed. Next, an insulating film with a charge storage portion therein is formed in a memory formation region on the semiconductor substrate, and a conductive film is formed on the insulating film.

OFF-STATE LEAKAGE CURRENT SUPPRESSION
20170186839 · 2017-06-29 ·

A transistor device includes a channel, a first source/drain region positioned on a first side of the channel, a second source/drain region positioned on a second side of the channel opposite the first side of the channel, and a tunnel barrier disposed between the channel and the first source/drain region, the tunnel barrier adapted to suppress band-to-band tunneling while the transistor device is in an off state.

Lateral MOSFET

A device includes a plurality of isolation regions formed in a substrate, wherein a top surface of a first isolation region is lower than a top surface of the substrate and a second isolation region has a first portion in a high voltage region and a second portion in a low voltage region, a first gate electrode layer over the high voltage region, a second gate electrode layer over the second isolation region and a third gate electrode layer over the low voltage region, wherein a bottom surface of the first gate electrode layer is higher than a bottom surface of the third gate electrode layer.

Low-cost semiconductor device manufacturing method

Provided are a low-cost semiconductor device manufacturing method and a semiconductor device made using the method. The method includes forming multiple body regions in a semiconductor substrate, forming multiple gate insulating layers and multiple gate electrodes in the body region; implementing a blanket ion implantation in an entire surface of the substrate to form a low concentration doping region (LDD region) in the body region without a mask, forming a spacer at a side wall of the gate electrode, and implementing a high concentration ion implantation to form a high concentration source region and a high concentration drain region around the LDD region. According to the examples, devices have favorable electrical characteristics and at the same time, manufacturing costs are reduced. Since, when forming high concentration source region and drain regions, tilt and rotation co-implants are applied, an LDD masking step is potentially omitted.

Semiconductor device
09691852 · 2017-06-27 · ·

An element isolation trench is formed in a substrate and is formed along each side of a polygon in a planar view. A first trench is formed in the substrate and extends in a direction different from that of any side of the trench. A first-conductivity type region is formed on/over apart located on the side of an end of the first trench in the substrate. Accordingly, when an impurity region that extends in a depth direction in the substrate is formed by forming the trench in the substrate and diagonally implanting an impurity into the trench, the impurity is prevented from being implanted into a side face of a groove such as a groove for element isolation and so forth impurity implantation into the side face of which is not desired.