Patent classifications
H10D86/0214
Interconnect Structures for Assembly of Multi-Layer Semiconductor Devices
A multi-layer semiconductor device includes at least two semiconductor structures, each of the at least two semiconductor structures having first and second opposing surfaces and including a first section and a second section. The second section includes a device layer and an insulating layer. The multi-layer semiconductor device also includes one or more conductive structures and one or more interconnect pads. Select ones of the one or more interconnect pads are electrically coupled to the one or more conductive structures. The multi-layer semiconductor device additionally includes a via joining layer disposed between and coupled to second surfaces of each of the at least two semiconductor structures. A corresponding method for fabricating a multi-layer semiconductor device is also provided.
Multi-Layer Semiconductor Structure and Methods for Fabricating Multi-Layer Semiconductor Structures
A multi-layer semiconductor device (or structure) includes at least two semiconductor structures, each of the at least two semiconductor structures having first and second opposing surfaces. Additionally, each of the at least two semiconductor structures includes a first section having first and second opposing surfaces and a plurality of electrical connections extending between select portions of the first and second surfaces. Each of the at least two semiconductor structures also includes a second section having first and second opposing surfaces, with the first surface of the second section disposed over and coupled to the second surface of the first section. Methods for fabricating a multi-layer semiconductor structure from a plurality of semiconductor structures are also provided.
FLEXIBLE SUBSTRATE AND FABRICATION METHOD THEREOF, AND DISPLAY PANEL
A flexible substrate, a display panel, and a fabrication method of the flexible substrate are provided. The fabrication method comprises providing a bearing substrate including a bearing surface and a back-surface opposite to the bearing surface, and forming a stress-absorbing layer on the back-surface of the bearing substrate. The fabrication method further comprises forming a flexible substrate material layer, a blocking layer, and a device layer sequentially on the bearing surface of the bearing substrate, and removing the bearing substrate and the stress-absorbing layer formed on the back-surface of the bearing substrate.
DISPLAY DEVICE, DISPLAY MODULE, AND ELECTRONIC DEVICE
A novel display device or the like in which a transistor connected to a scan line has small gate capacitance is provided. A novel display device or the like in which a scan line has low resistance is provided. A novel display device or the like in which pixels can be arranged with high density is provided. A novel display device or the like that can be manufactured without an increase in cost is provided. In a transistor including a first gate electrode and a second gate electrode, the first gate electrode is formed using a metal material with low resistance and the second gate electrode is formed using a metal oxide material that can reduce oxygen vacancies in an oxide semiconductor layer. The first gate electrode is connected to the scan line, and the second gate electrode is connected to a wiring to which a constant potential is supplied.
ELECTRONIC DEVICE AND METHOD FOR FABRICATING THE SAME
Provided is a method for fabricating an electronic device, the method including: preparing a carrier substrate including an element region and a wiring region; forming a sacrificial layer on the carrier substrate; forming an electronic element on the sacrificial layer of the element region; forming a first elastic layer having a corrugated surface on the first elastic layer of the wiring region; forming a metal wirings electrically connecting the electronic element thereto, on the first elastic layer of the wiring region; forming a second elastic layer covering the metal wirings, on the first elastic layer; forming a high rigidity pattern filling in a recess of the second elastic layer above the electronic element so as to overlap the electronic element, and having a corrugated surface; forming a third elastic layer on the second elastic layer and the high rigidity pattern; and separating the carrier substrate.
3D SEMICONDUCTOR MEMORY DEVICE AND STRUCTURE
A semiconductor memory, including: a first memory cell including a first transistor; a second memory cell including a second transistor; and a memory peripherals transistor, the memory peripherals transistor is overlaying the second transistor or is underneath the first transistor, where the second memory cell overlays the first memory cell at a distance of less than 200 nm, and where the memory peripherals transistor is part of a peripherals circuit controlling the memory.
DISPLAY DEVICE AND MANUFACTURING METHOD OF THE SAME
Provided is a display device and a manufacturing method of the same. The display device includes: a base substrate having a top surface and a side surface, a display region over the top surface, a terminal over the top surface and between the display region and the side surface, the terminal being electrically connected to the display region, and an anisotropic conductive film over the terminal. An edge portion of the anisotropic conductive film is spaced from the side surface, and its distance is equal to or larger than 10 m and equal to or smaller than 1 mm.
DISPLAY DEVICE
Provided is a display device with extremely high resolution, a display device with higher display quality, a display device with improved viewing angle characteristics, or a flexible display device. Same-color subpixels are arranged in a zigzag pattern in a predetermined direction. In other words, when attention is paid to a subpixel, another two subpixels exhibiting the same color as the subpixel are preferably located upper right and lower right or upper left and lower left. Each pixel includes three subpixels arranged in an L shape. In addition, two pixels are combined so that pixel units including subpixel are arranged in matrix of 32.
DISPLAY DEVICE AND SEPARATION METHOD
A high-resolution liquid crystal display device is provided. A liquid crystal display device with high aperture ratio is provided. A display device includes a liquid crystal element, a transistor, and an insulating layer. The transistor includes a semiconductor layer that transmits visible light. The semiconductor layer that transmits visible light includes a channel region and a low-resistance region. The channel region overlaps with a gate with a gate insulating layer therebetween. The low-resistance region includes a first portion that is in contact with a pixel electrode of the liquid crystal element and a second portion that is in contact with a side surface of an opening in the insulating layer.
Semiconductor Structures For Assembly In Multi-Layer Semiconductor Devices Including At Least One Semiconductor Structure
A multi-layer semiconductor device includes at least a first semiconductor structure and a second semiconductor structure, each having first and second opposing surfaces. The second semiconductor structure includes a first section and a second section, the second section including a device layer and an insulating layer. The second semiconductor structure also includes one or more conductive structures and one or more interconnect pads. Select ones of the interconnect pads are electrically coupled to select ones of the conductive structures. The multi-layer semiconductor device additionally includes one or more interconnect structures disposed between and coupled to select portions of second surfaces of each of the first and second semiconductor structures. A corresponding method for fabricating a multi-layer semiconductor device is also provided.