H10D30/711

Semiconductor device with surrounding gate transistors in a NAND circuit

A semiconductor device employs surrounding gate transistors (SGTs) which are vertical transistors to constitute a CMOS NAND circuit. The NAND circuit is formed by using a plurality of MOS transistors arranged in m rows and n columns. The MOS transistors constituting the NAND circuit are formed on a planar silicon layer disposed on a substrate, and each have a structure in which a drain, a gate, and a source are arranged in a vertical direction, the gate surrounding a silicon pillar. The planar silicon layer includes a first active region having a first conductivity type and a second active region having a second conductivity type. The first active region and the second active region are connected to one another via a silicon layer formed on a surface of the planar silicon layer. This provides for a semiconductor device that constitutes a NAND circuit.

FLOATING BODY MEMORY CELL HAVING GATES FAVORING DIFFERENT CONDUCTIVITY TYPE REGIONS
20170207222 · 2017-07-20 ·

A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.

Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer

A semiconductor device includes a first mono-crystallized layer including first transistors, and a first metal layer forming at least a portion of connections between the first transistors; and a second layer including second transistors, the second transistors including mono-crystalline material, the second layer overlying the first metal layer, wherein the first metal layer includes aluminum or copper, and wherein the second layer is less than one micron in thickness and includes logic cells.

Semiconductor memory device having an electrically floating body transistor
09704869 · 2017-07-11 · ·

An IC may include an array of memory cells formed in a semiconductor, including memory cells arranged in rows and columns, each memory cell may include a floating body region defining at least a portion of a surface of the memory cell, the floating body region having a first conductivity type; a buried region located within the memory cell and located adjacent to the floating body region, wherein the buried region has a second conductivity type, wherein the floating body region is bounded on a first side by a first insulating region having a first thickness and on a second side by a second insulating region having a second thickness, and a gate region above the floating body region and the second insulating region and is insulated from the floating body region by an insulating layer; and control circuitry configured to provide electrical signals to said buried region.

Compact semiconductor memory device having reduced number of contacts, methods of operating and methods of making
09704870 · 2017-07-11 · ·

An integrated circuit including a link or string of semiconductor memory cells, wherein each memory cell includes a floating body region for storing data. The link or siring includes at least one contact configured to electrically connect the memory cells to at least one control line, and the number of contacts in the string or link is the same as or less than the number of memory cells in the string or link.

NAND string utilizing floating body memory cell

NAND string configurations and semiconductor memory arrays that include such NAND string configurations are provided. Methods of making semiconductor memory cells used in NAND string configurations are also described.

One time programmable read-only memory (ROM) in SOI CMOS

A programmable read-only-memory (ROM) cell and method of operating. The ROM cell comprises: a silicon-on-insulator (SOI) substrate having a bottom substrate layer, an insulating layer formed over said bottom substrate layer, and a top semiconductor substrate layer. A series coupled CMOS NFET and PFET device is formed at said semiconductor substrate layer, each NFET and PFET device having a respective gate, drain and source terminals, wherein a source terminal of said PFET device is electrically shorted to a drain terminal of said NFET device. An injected charge storage layer is provided at an interface between a channel formed beneath a gate terminal of said PFET and the insulating layer. The charge storage layer having trapped charge carriers representative of a logic bit value. The stored bit value is physically undetectable data. Biasing conditions established at the substrate and PFET device enable injection of charge carriers into the charge storage layer.

Semiconductor-Metal-On-Insulator Structures, Methods of Forming Such Structures, and Semiconductor Devices Including Such Structures

Methods for fabricating semiconductor-metal-on-insulator (SMOI) structures include forming an acceptor wafer including an insulator material on a first semiconductor substrate, forming a donor wafer including a conductive material and an amorphous silicon material on a second semiconductor substrate, and bonding the amorphous silicon material of the donor wafer to the insulator material of the acceptor wafer. SMOI structures formed from such methods are also disclosed, as are semiconductor devices including such SMOI structures.

Fin-type device system and method

A transistor is disclosed and includes forming a gate of a transistor within a substrate having a surface and a buried oxide (BOX) layer within the substrate and adjacent to the gate at a first BOX layer face. The method also includes a raised source-drain channel (fin), where at least a portion of the fin extends from the surface of the substrate, and where the fin has a first fin face adjacent to a second BOX layer face of the BOX layer.

3D SEMICONDUCTOR MEMORY DEVICE AND STRUCTURE

A semiconductor memory, including: a first memory cell including a first transistor; a second memory cell including a second transistor; and a memory peripherals transistor, the memory peripherals transistor is overlaying the second transistor or is underneath the first transistor, where the second memory cell overlays the first memory cell at a distance of less than 200 nm, and where the memory peripherals transistor is part of a peripherals circuit controlling the memory.