H01L27/11551

3D semiconductor device and structure with oxide bonds
11257867 · 2022-02-22 · ·

A semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, and where the fourth single crystal channel is disposed above the third single crystal channel; and at least one region of oxide to oxide bonds.

SEMICONDUCTOR DEVICE MANUFACTURING METHOD AND RECORDING MEDIUM
20170287707 · 2017-10-05 · ·

A method of manufacturing a semiconductor device includes: preparing a substrate processing apparatus including a substrate process chamber having a plasma-generation space where a nitrogen-containing gas is plasma-exited and a process space where a substrate is mounted in communication with the plasma-generation space, an inductive coupling structure configured by a coil and an impedance matching circuit, wherein electric field combining the coil and the circuit has a length of an integer multiple of a wavelength of an high-frequency power, and a table to mount the substrate under a lower end of the coil; mounting the substrate on the table; supplying the nitrogen-containing gas into the chamber; starting a plasma excitation of the nitrogen-containing gas by applying the high-frequency power to the coil; and nitriding a surface of the substrate with active species containing a nitrogen element at an internal pressure of the chamber ranging from 1 to 100 Pa.

3D INTEGRATED CIRCUIT DEVICE

A 3D integrated circuit device, including: a first transistor; a second transistor; and a third transistor, where the third transistor is overlaying the second transistor and the second transistor is overlaying the first transistor, where the first transistor controls the supply of a ground or a power signal to the third transistor, and where the first transistor, the second transistor and the third transistor are aligned to each other with less than 100 nm misalignment.

FILM STACK SIMPLIFICATION FOR HIGH ASPECT RATIO PATTERNING AND VERTICAL SCALING

Methods for forming patterned multi-layer stacks including a metal-containing layer are provided herein. Methods involve using silicon-containing non-metal materials in a multi-layer stack including one sacrificial layer to be later removed and replaced with metal while maintaining etch contrast to pattern the multi-layer stack and selectively remove the sacrificial layer prior to depositing metal. Methods involve using silicon oxycarbide in lieu of silicon nitride, and a sacrificial non-metal material in lieu of a metal-containing layer, to fabricate the multi-layer stack, pattern the multi-layer stack, selectively remove the sacrificial non-metal material to leave spaces in the stack, and deposit metal-containing material into the spaces. Sacrificial non-metal materials include silicon nitride and doped polysilicon, such as boron-doped silicon.

Three dimensional memory and methods of forming the same
09780115 · 2017-10-03 · ·

Some embodiments include a memory device and methods of forming the memory device. One such memory device includes a first group of memory cells, each of the memory cells of the first group being formed in a cavity of a first control gate located in one device level of the memory device. The memory device also includes a second group of memory cells, each of the memory cells of the second group being formed in a cavity of a second control gate located in another device level of the memory device. Additional apparatus and methods are described.

Semiconductor device

An object is to provide a semiconductor device with a novel structure in which stored data can be held even when power is not supplied and there is no limit on the number of write operations. The semiconductor device includes a first memory cell including a first transistor and a second transistor, a second memory cell including a third transistor and a fourth transistor, and a driver circuit. The first transistor and the second transistor overlap at least partly with each other. The third transistor and the fourth transistor overlap at least partly with each other. The second memory cell is provided over the first memory cell. The first transistor includes a first semiconductor material. The second transistor, the third transistor, and the fourth transistor include a second semiconductor material.

Three-Dimensional Memory Device and Method

In an embodiment, a device includes: a first dielectric layer having a first sidewall; a second dielectric layer having a second sidewall; a word line between the first dielectric layer and the second dielectric layer, the word line having an outer sidewall and an inner sidewall, the inner sidewall recessed from the outer sidewall, the first sidewall, and the second sidewall; a memory layer extending along the outer sidewall of the word line, the inner sidewall of the word line, the first sidewall of the first dielectric layer, and the second sidewall of the second dielectric layer; and a semiconductor layer extending along the memory layer.

SEMICONDUCTOR STORAGE DEVICE AND METHOD FOR MANUFACTURING THE SAME
20220045085 · 2022-02-10 ·

A semiconductor storage device includes a stacked portion including an insulating layer and a conductor layer that are alternately stacked, and a plurality of memory pillars extending into the stacked portion. When viewed along a direction perpendicular to a surface of the stacked portion, the stacked portion includes a first area in which the plurality of memory pillars are provided, and a second area adjacent to the first area and free of the memory pillars. The first memory pillar of the plurality of memory pillars formed at a position closest to a boundary between the first area and the second area and a second memory pillar of the plurality of memory pillars that is adjacent to the first memory pillar have the same width.

Vertical thin film transistors with surround gates

A method is provided that includes forming a transistor by forming a gate disposed in a first direction above a substrate, the gate including a first bridge portion and a second bridge portion, forming the first bridge portion extending in the first direction and disposed near a top of the gate, and forming the second bridge portion extending in the first direction and disposed near a bottom of the gate.

Semiconductor memory device including three-dimensional memory cell arrays
11430805 · 2022-08-30 · ·

According to an embodiment, a semiconductor memory device comprises: a semiconductor substrate; a memory cell array configured having a plurality of memory units, each of the memory units including a plurality of memory cells connected in series, the plurality of memory cells being stacked, the plurality of memory units involving a first memory unit and a second memory unit; and a plurality of bit lines connected to ends of each of the memory units in the memory cell array. The first memory unit and the second memory unit are arranged in a staggered manner by the first memory unit being displaced in a row direction with respect to the second memory unit by an amount less than an arrangement pitch in a row direction of the first memory unit or the second memory unit.