Patent classifications
B81C1/00396
Multiple silicon trenches forming method for MEMS sealing cap wafer and etching mask structure thereof
A multiple silicon trenches forming method and an etching mask structure, the method comprises: step S11, providing a MEMS sealing cap silicon substrate (100); step S12, forming n stacked mask layers (101, 102, 103) on the MEMS sealing cap silicon substrate (100), after forming each mask layer, photolithographing and etching the mask layer and all other mask layers beneath the same to form a plurality of etching windows (D1, D2, D3); step S13, etching the MEMS sealing cap silicon substrate by using the current uppermost mask layer and a layer of mask material beneath the same as a mask; step S14, removing the current uppermost mask layer; step S15, repeating the step S13 and the step S14 until all the n mask layers are removed. The present invention can form a plurality of deep trenches with high aspect ratio on the MEMS sealing cap silicon substrate using conventional semiconductor processes, avoiding the problem that the conventional spin coating cannot be conducted on a sealing cap wafer with deep trenches using photoresist.
FABRICATION PROCESS FOR A SYMMETRICAL MEMS ACCELEROMETER
A process for fabricating a symmetrical MEMS accelerometer. A pair of half parts is fabricated by, for each half part: (i) forming a plurality of resilient beams, first connecting parts, second connecting parts, and a plurality of comb structures, by etching a plurality of holes on a bottom surface of a first silicon wafer; (ii) etching a plurality of hollowed parts on a top surface of a second silicon wafer; (iii) forming a silicon dioxide layer on the top and bottom surface of the second silicon wafer; (iv) bonding the bottom surface of the first silicon wafer with the top surface of the second silicon wafer; (v) depositing a layer of silicon nitride on the bottom surface of the second silicon wafer, and removing parts of the silicon nitride layer and silicon dioxide layer on the bottom surface of the second silicon wafer; (vii) deep etching the exposed parts of the bottom surface of the second silicon wafer to the silicon dioxide layer located on the top surface of the second silicon wafer, and reducing the thickness of the first silicon wafer; and (viii) removing the silicon nitride layer, and etching the silicon dioxide to form the mass. The two half parts are then bonded along their bottom surface. The device is deep etched to form a movable accelerometer. A bottom cap is fabricated by hollowing out the corresponding area, and depositing metal as electrodes. The accelerometer is bonded with the bottom cap. Metal is deposited on the first silicon wafer to form electrodes.
METHOD OF ETCHING MICROELECTRONIC MECHANICAL SYSTEM FEATURES IN A SILICON WAFER
A method of etching features in a silicon wafer includes coating a top surface and a bottom surface of the silicon wafer with a mask layer having a lower etch rate than an etch rate of the silicon wafer, removing one or more portions of the mask layer to form a mask pattern in the mask layer on the top surface and the bottom surface of the silicon wafer, etching one or more top surface features into the top surface of the silicon wafer through the mask pattern to a depth plane located between the top surface and the bottom surface of the silicon wafer at a depth from the top surface, coating the top surface and the one or more top surface features with a metallic coating, and etching one or more bottom surface features into the bottom surface of the silicon wafer through the mask pattern to the target depth plane.
METHOD OF ETCHING MICROELECTRONIC MECHANICAL SYSTEM FEATURES IN A SILICON WAFER
A method of etching features in a silicon wafer includes coating a top surface and a bottom surface of the silicon wafer with a mask layer having a lower etch rate than an etch rate of the silicon wafer, removing one or more portions of the mask layer to form a mask pattern in the mask layer on the top surface and the bottom surface of the silicon wafer, etching one or more top surface features into the top surface of the silicon wafer through the mask pattern to a depth plane located between the top surface and the bottom surface of the silicon wafer at a depth from the top surface, coating the top surface and the one or more top surface features with a metallic coating, and etching one or more bottom surface features into the bottom surface of the silicon wafer through the mask pattern to the target depth plane.
Methods for providing lithography features on a substrate by self-assembly of block copolymers
A method of forming at least one lithography feature, the method including: providing at least one lithography recess on a substrate, the or each lithography recess having at least one side-wall and a base, with the at least one side-wall having a width between portions thereof; providing a self-assemblable block copolymer having first and second blocks in the or each lithography recess; causing the self-assemblable block copolymer to self-assemble into an ordered layer within the or each lithography recess, the ordered layer including at least a first domain of first blocks and a second domain of second blocks; causing the self-assemblable block copolymer to cross-link in a directional manner; and selectively removing the first domain to form lithography features of the second domain within the or each lithography recess.
Electrically conductive patterns with wide line-width and methods for producing same
A master tool is provided with an ink pattern on a major surface thereof. The ink pattern is formed by a screen printing process. A stamp-making material is applied to the major surface of the master tool to form a stamp having a stamping pattern being negative to the ink pattern of the master tool. The stamping pattern is inked with an ink composition and contacted with a metalized surface to form a printed pattern on a metalized surface of a substrate according to the stamping pattern. Using the printed pattern as an etching mask, the metalized surface is etched to form electrically conductive traces on the substrate.
Fabrication process for a symmetrical MEMS accelerometer
A method for fabricating a symmetrical MEMS accelerometer. For each half, etch multiple holes on the bottom of an SOI wafer; form multiple hollowed parts on the top of a silicon wafer; form silicon dioxide on the top and bottom of the silicon wafer; bond the top of the silicon wafer with the bottom of the SOI wafer; deposit silicon nitride on the bottom of the silicon wafer, remove parts of the silicon nitride and silicon dioxide to expose the bottom of the silicon wafer; etch the exposed bottom of the silicon wafer; reduce the thickness of the SOI wafer; remove the silicon nitride and exposed bottom. Bond the two halves along their bottom surface to form the accelerometer. Form a bottom cap including electrodes. Bond the bottom cap and the accelerometer. Deposit metal on top of the silicon wafer.
Method of etching microelectronic mechanical system features in a silicon wafer
A method of etching features in a silicon wafer includes coating a top surface and a bottom surface of the silicon wafer with a mask layer having a lower etch rate than an etch rate of the silicon wafer, removing one or more portions of the mask layer to form a mask pattern in the mask layer on the top surface and the bottom surface of the silicon wafer, etching one or more top surface features into the top surface of the silicon wafer through the mask pattern to a depth plane located between the top surface and the bottom surface of the silicon wafer at a depth from the top surface, coating the top surface and the one or more top surface features with a metallic coating, and etching one or more bottom surface features into the bottom surface of the silicon wafer through the mask pattern to the target depth plane.
MULTIPLE SILICON TRENCHES FORMING METHOD FOR MEMS SEALING CAP WAFER AND ETCHING MASK STRUCTURE THEREOF
A multiple silicon trenches forming method and an etching mask structure, the method comprises: step S11, providing a MEMS sealing cap silicon substrate (100); step S12, forming n stacked mask layers (101, 102, 103) on the MEMS sealing cap silicon substrate (100), after forming each mask layer, photolithographing and etching the mask layer and all other mask layers beneath the same to form a plurality of etching windows (D1, D2, D3); step S13, etching the MEMS sealing cap silicon substrate by using the current uppermost mask layer and a layer of mask material beneath the same as a mask; step S14, removing the current uppermost mask layer; step S15, repeating the step S13 and the step S14 until all the n mask layers are removed. The present invention can form a plurality of deep trenches with high aspect ratio on the MEMS sealing cap silicon substrate using conventional semiconductor processes, avoiding the problem that the conventional spin coating cannot be conducted on a sealing cap wafer with deep trenches using photoresist.
Wafer level packaging of MEMS
A MEMS device is formed by applying a lower polymer film to top surfaces of a common substrate containing a plurality of MEMS devices, and patterning the lower polymer film to form a headspace wall surrounding components of each MEMS device. Subsequently an upper polymer dry film is applied to top surfaces of the headspace walls and patterned to form headspace caps which isolate the components of each MEMS device. Subsequently, the MEMS devices are singulated to provide separate MEMS devices.