B81B2207/092

PACKAGED ENVIRONMENTAL SENSOR
20210163283 · 2021-06-03 ·

A packaged environmental sensor includes a supporting structure and a sensor die, which incorporates an environmental sensor and is arranged on a first side of the supporting structure. A control chip is coupled to the sensor die and is arranged on a second side of the supporting structure opposite to the first side. A lid is bonded to the first side of the supporting structure and is open towards the outside in a direction opposite to the supporting structure. The sensor die is housed within the lid.

Electronic system comprising a microelectromechanical system and a box encapsulating this microelectromechanical system

The present invention relates to an electronic system comprising an electronic system comprising an electromechanical microsystem and a hermetic box encapsulating said microsystem. The box includes a fastening plane. The electromechanical microsystem includes a sensitive part and at least two beams connecting the sensitive part to the fastening plane. The beams are thermally coupled to the sensitive part and are electrically coupled to one another. The system further includes a thermal regulator of the electromechanical microsystem including an electrical circuit including at least two ends connected to the beams, and a circuit controller able to generate an electrical current in the electrical circuit to modify the temperature of the sensitive part.

CHIP PACKAGING METHOD AND CHIP PACKAGING STRUCTURE
20210111135 · 2021-04-15 ·

Provided are a chip packaging method and a chip packaging structure. The passivation layer is arranged on the pads of the wafer, then the first bonding layer is formed on the passivation layer, and the second bonding layer is formed on the substrate. The substrate and the wafer are bonded and packaged together by bonding the first bonding layer and the second bonding layer. The pads are only used as a conductive structure, not as a bonding layer due to the passivation layer arranged between the pads and the bonding layer. The through silicon via is arranged at the position above the pad and avoiding the bonding layer, so as to connect the functional circuit region between the wafer and the substrate to the outside of the chip packaging structure.

Chip packaging method and chip packaging structure

Provided are a chip packaging method and a chip packaging structure. The passivation layer is arranged on the pads of the wafer, then the first bonding layer is formed on the passivation layer, and the second bonding layer is formed on the substrate. The substrate and the wafer are bonded and packaged together by bonding the first bonding layer and the second bonding layer. The pads are only used as a conductive structure, not as a bonding layer due to the passivation layer arranged between the pads and the bonding layer. The through silicon via is arranged at the position above the pad and avoiding the bonding layer, so as to connect the functional circuit region between the wafer and the substrate to the outside of the chip packaging structure.

Electronic Device and Method for Manufacturing an Electronic Device
20210139317 · 2021-05-13 ·

In an embodiment an electronic device includes a carrier board having an upper surface, an electronic chip mounted on the upper surface of the carrier board, the electronic chip having a mounting side facing the upper surface of the carrier board, a flexible mounting layer arranged between the upper surface of the carrier board and the mounting side of the electronic chip, the flexible mounting layer mounting the electronic chip to the carrier board, wherein the mounting side has at least one first region and a second region, and wherein the electronic chip has at least one chip contact element in the first region and at least one connection element arranged on the at least one first region and connecting the at least one chip contact element to the upper surface of the carrier board, wherein the flexible mounting layer separates the second region from the connection element.

Semiconductor device including a microelectromechanical structure and an associated integrated electronic circuit

An integrated semiconductor device includes: a MEMS structure; an ASIC electronic circuit; and conductive interconnection structures electrically coupling the MEMS structure to the ASIC electronic circuit. The MEMS structure and the ASIC electronic circuit are integrated starting from a same substrate including semiconductor material; wherein the MEMS structure is formed at a first surface of the substrate, and the ASIC electronic circuit is formed at a second surface of the substrate, vertically opposite to the first surface in a direction transverse to a horizontal plane of extension of the first surface and of the second surface.

Hollow sealed device and manufacturing method therefor

A ring-like sealing frame (3) and a bump (4) are simultaneously formed on a main surface of a first substrate (1) by patterning a metal paste. A ring-like protrusion (8) having a smaller width than a width of the sealing frame (3) is formed on a main surface of a second substrate (5). The main surface of the first substrate (1) and the main surface of the second substrate (5) are aligned to face each other. The sealing frame (3) is bonded to the protrusion (8), and the bump (4) is electrically bonded to the second substrate (5). A height of the protrusion (8) is 0.4 to 0.7 times a distance between the first substrate (1) and the second substrate (2) after bonding.

MICROMECHANICAL PRESSURE SENSOR DEVICE AND CORRESPONDING MANUFACTURING METHOD
20210215559 · 2021-07-15 ·

A micromechanical pressure sensor device and a corresponding manufacturing method. The micromechanical pressure sensor device is equipped with a sensor substrate; a diaphragm system that is anchored in the sensor substrate and that includes a first diaphragm and a second diaphragm situated spaced apart therefrom, which are circumferentially connected to one another in an edge area and enclose a reference pressure in an interior space formed in between; and a plate-shaped electrode that is suspended in the interior space and that is situated spaced apart from the first diaphragm and from the second diaphragm and forms a first capacitor with the first diaphragm and forms a second capacitor with the second diaphragm. The first diaphragm and the second diaphragm are designed in such a way that they are deformable toward one another when acted on by an external pressure.

Bonded structures

A bonded structure can include a first element having a first interface feature and a second element having a second interface feature. The first interface feature can be bonded to the second interface feature to define an interface structure. A conductive trace can be disposed in or on the second element. A bond pad can be provided at an upper surface of the first element and in electrical communication with the conductive trace. An integrated device can be coupled to or formed with the first element or the second element.

Semiconductor Device and Method of Forming Microelectromechanical Systems (MEMS) Package

A semiconductor device has a first semiconductor die and a modular interconnect structure adjacent to the first semiconductor die. An encapsulant is deposited over the first semiconductor die and modular interconnect structure as a reconstituted panel. An interconnect structure is formed over the first semiconductor die and modular interconnect structure. An active area of the first semiconductor die remains devoid of the interconnect structure. A second semiconductor die is mounted over the first semiconductor die with an active surface of the second semiconductor die oriented toward an active surface of the first semiconductor die. The reconstituted panel is singulated before or after mounting the second semiconductor die. The first or second semiconductor die includes a microelectromechanical system (MEMS). The second semiconductor die includes an encapsulant and an interconnect structure formed over the second semiconductor die. Alternatively, the second semiconductor die is mounted to an interposer disposed over the interconnect structure.