H10W90/754

HIGH DIE STACK PACKAGE WITH VERTICAL DIE-TO-DIE INTERCONNECTS
20260011679 · 2026-01-08 ·

Systems, devices, and methods for high die stack packages with vertical die-to-die interconnects are provided herein. A die stack package can include a substrate, a lower die stack carried by the substrate, a spacer carried by the substrate, an upper die stack carried by the spacer, a plurality of wire bonds, and a plurality of vertical wires. The lower die stack can include a plurality of lower dies stacked in a cascading arrangement. The upper die stack can include a plurality of upper dies stacked in a cascading arrangement in a same direction as the plurality of lower dies. The wire bonds can electrically couple adjacent ones of the lower dies. An nth vertical wire can extend vertically between and electrically couple an nth upper die and an nth lower die. In some embodiments, the die stack package further includes an input-and-output extender carried by the substrate.

SEMICONDUCTOR DEVICE HAVING STACKED CHIPS
20260011692 · 2026-01-08 · ·

A semiconductor device includes first, second and third stacked chips with a first, second and third substrate, respectively, at least three first, second and third logical circuits, respectively, and at least two first, second and third vias, respectively, and a fourth chip stacked on the third chip having a fourth substrate, and at least three fourth logical circuits. First and second ones of the first to third logical circuits of the first to fourth chips are each configured to perform a first and second logical operation, respectively, on a first and second address input signal, respectively, received at the respective chip to thereby output a first and second address output signal, respectively. Third ones are each configured to activate the respective chip based on at least the second address output signal transmitted within the respective chip.

SEMICONDUCTOR DEVICE

A semiconductor device includes a plurality of semiconductor modules. Each of the plurality of semiconductor modules includes: a base plate having a first surface and a second surface, the first surface being exposed to the outside of the semiconductor module, the second surface being on a side opposite to the first surface; an insulated substrate with a circuit pattern provided thereon; a semiconductor chip bonded to the circuit pattern; a sealer that seals the insulated substrate and the semiconductor chip; and a first main electrode and a second main electrode drawn out of the sealer in a direction opposite to a direction from the sealer toward the base plate. The semiconductor module has a planar shape with four corners, and has a rotationally symmetric shape.

Pop structure of three-dimensional fan-out memory and packaging method thereof

The package-on-package (POP) structure includes a first package unit of three-dimensional fan-out memory chips and a SiP package unit of the two-dimensional fan-out peripheral circuit chip. The first package unit includes: memory chips laminated in a stepped configuration; a molded substrate; wire bonding structures; a first rewiring layer; a first encapsulating layer; and first metal bumps, formed on the first rewiring layer. The SiP package unit includes: a second rewiring layer; a peripheral circuit chip; a third rewiring layer, bonded to the circuit chip; first metal connection pillars; a second encapsulating layer for the circuit chip and the first metal connection pillars; and second metal bumps on the second rewiring layer. The first metal bumps are bonded to the third rewiring layer. Integrating the two package units into the POP is enabled by three rewiring layers and the molded substrate which supports the first package unit during wire bonding process.

Semiconductor package including sub-package

A semiconductor package includes; a redistribution wiring layer, a controller chip centrally disposed on the redistribution wiring layer, a first sealant disposed on the redistribution wiring layer, wherein the controller chip is buried in the first sealant, through vias connected to the redistribution wiring layer through the first sealant, and a sub-package disposed on an upper surface of the first sealant. The sub-package may include a first stack structure disposed to one side of the controller chip on the upper surface of the first sealant and including vertically stacked chips, a second stack structure disposed to another side of the controller chip on the upper surface of the first sealant adjacent to the first stack structure in a first horizontal direction and including vertically stacked chips, and a second sealant sealing the first stack structure and the second stack structure.

Semiconductor device package and method of manufacturing the same

A semiconductor device package and a method of manufacturing a semiconductor device package are provided. The semiconductor device package includes a carrier, a first component, a second component, and a protective element. The first component and the second component are arranged side by side in a first direction over the carrier. The protective element is disposed over a top surface of the carrier and extending from space under the first component toward a space under the second component. The protective element includes a first portion and a second portion protruded oppositely from edges of the first component by different distances, and the first portion and the second portion are arranged in a second direction angled with the first direction.

Package substrate for a semiconductor device

This document discloses techniques, apparatuses, and systems relating to a package substrate for a semiconductor device. A semiconductor device assembly is described that includes a packaged semiconductor device having one or more semiconductor dies coupled to a package-level substrate. The package-level substrate has a first surface at which first contact pads are disposed in a first configuration. The packaged semiconductor device is coupled with an additional package-level substrate that includes a second surface having second contact pads disposed in the first configuration and a third surface having third contact pads disposed in a second configuration different from the first configuration. The additional package-level substrate includes circuitry coupling the second contact pads the third contact pads to provide connectivity at the third contact pads. In doing so, an adaptively compatible semiconductor device may be assembled.

Electronic package

An electronic package is provided, in which an electronic element is arranged on a carrier structure having a plurality of wire-bonding pads arranged on a surface of the carrier structure, and a plurality of bonding wires are connected to a plurality of electrode pads of the electronic element and the plurality of wire-bonding pads. Further, among any three adjacent ones of the plurality of wire-bonding pads, a long-distanced first wire-bonding pad, a middle-distanced second wire-bonding pad and a short-distanced third wire-bonding pad are defined according to their distances from the electronic element. Therefore, even if the bonding wires on the first to third wire-bonding pads are impacted by an adhesive where a wire sweep phenomenon occurred when the flowing adhesive of a packaging layer covers the electronic element and the bonding wires, the bonding wires still would not contact each other, thereby avoiding short circuit problems.

Composited carrier for microphone package

An integrated device package is disclosed. The integrated device package can include a carrier that has a multilayer structure having a first layer and a second layer. The first layer at least partially defines a lower side of the carrier. An electrical resistance of the second layer is greater than an electrical resistance of the first layer. The integrated device package can include a microelectronicmechanical systems die that is mounted on an upper side of the carrier opposite the lower side. The integrated device package can include a lid that is coupled to the carrier. The lid and the microelectronicmechanical systems die are spaced by a gap defining a back volume.

Semiconductor device

A semiconductor device includes a semiconductor chip, a bonding member, and a planar laminated substrate having the semiconductor chip bonded to a front surface thereof via the bonding member. The laminated substrate includes a planar ceramic board, a high-potential metal layer, a low-potential metal layer, an intermediate layer. The planar ceramic board contains a plurality of ceramic particles. The high-potential metal layer contains copper and is bonded to a first main surface of the ceramic board. The low-potential metal layer contains copper, is bonded to a second main surface of the ceramic board, and has a potential lower than a potential of the first main surface of the high-potential metal layer. The intermediate layer is provided between the second main surface and the low-potential metal layer and includes a first oxide that contains at least either magnesium or manganese.