H10P14/3411

Fin height and STI depth for performance improvement in semiconductor devices having high-mobility p-channel transistors

A method includes providing a substrate having a first semiconductor material; creating a mask that covers an nFET region of the substrate; etching a pFET region of the substrate to form a trench; epitaxially growing a second semiconductor material in the trench, wherein the second semiconductor material is different from the first semiconductor material; and patterning the nFET region and the pFET region to produce a first fin in the nFET region and a second fin in the pFET region, wherein the first fin includes the first semiconductor material and the second fin includes a top portion over a bottom portion, wherein the top portion includes the second semiconductor material, and the bottom portion includes the first semiconductor material.

Laser irradiation apparatus, laser irradiation method, and recording medium recording program to be readable

A laser irradiation apparatus is a laser irradiation apparatus including a plurality of laser light sources, the laser irradiation apparatus including a control unit configured to perform control with regard to laser emitted from the plurality of laser light sources, in which the control unit acquires characteristic information of each of the plurality of laser light sources, and performs a predetermined process according to each piece of acquired characteristic information.

Embedded SiGe optical waveguide with low defectivity

Devices and/or methods of fabrication facilitating suppression of embedded SiGe optical waveguides with low defectivity are provided. In an embodiment, a device can comprise a substrate comprising a trench within the substrate, wherein the trench comprises a base surface and sidewalls comprising the substrate; and a fully strained silicon-germanium (SiGe) structure located within the trench, wherein a bottom surface of the SiGe structure is in contact with the base surface, wherein side surfaces of the SiGe structure are in contact with the sidewalls, and wherein the SiGe structure is at least twice the critical thickness.

FIN FIELD-EFFECT TRANSISTOR DEVICE WITH COMPOSITE LINER FOR THE FIN
20260052724 · 2026-02-19 ·

A method of forming a semiconductor device includes forming a fin protruding above a substrate; forming a liner over the fin; performing a surface treatment process to convert an upper layer of the liner distal to the fin into a conversion layer, the conversion layer comprising an oxide or a nitride of the liner; forming isolation regions on opposing sides of the fin after the surface treatment process; forming a gate dielectric over the conversion layer after forming the isolation regions; and forming a gate electrode over the fin and over the gate dielectric.

FILM FORMING APPARATUS AND FILM FORMING METHOD
20260049390 · 2026-02-19 ·

Utility of an ECR plasma technique is enhanced. A film forming apparatus 1 deposits, on a surface of a substrate SUB, first target particles emitted by bombardment of ions (ions making ECR plasma) with a cylindrical target TA mounted on a cylindrical-target mounting section 27 and second target particles emitted by bombardment of ions (ions making plasma which is different in density from the ECR plasma) with a disk target TA2 mounted on a disk-target mounting section 31.

Strained semiconductor using elastic edge relaxation of a stressor combined with buried insulating layer
12557347 · 2026-02-17 · ·

An SOI wafer contains a compressively stressed buried insulator structure. In one example, the stressed buried insulator (BOX) may be formed on a host wafer by forming silicon oxide, silicon nitride and silicon oxide layers so that the silicon nitride layer is compressively stressed. Wafer bonding provides the surface silicon layer over the stressed insulator layer. Preferred implementations of the invention form MOS transistors by etching isolation trenches into a preferred SOI substrate having a stressed BOX structure to define transistor active areas on the surface of the SOI substrate. Most preferably the trenches are formed deep enough to penetrate through the stressed BOX structure and some distance into the underlying silicon portion of the substrate. The overlying silicon active regions will have tensile stress induced due to elastic edge relaxation.

Multilayer isolation structure for high voltage silicon-on-insulator device

Deep trench isolation structures for high voltage semiconductor-on-insulator devices are disclosed herein. An exemplary deep trench isolation structure surrounds an active region of a semiconductor-on-insulator substrate. The deep trench isolation structure includes a first insulator sidewall spacer, a second insulator sidewall spacer, and a multilayer silicon-comprising isolation structure disposed between the first insulator sidewall spacer and the second insulator sidewall spacer. The multilayer silicon-comprising isolation structure includes a top polysilicon portion disposed over a bottom silicon portion. The bottom polysilicon portion is formed by a selective deposition process, while the top polysilicon portion is formed by a non-selective deposition process. In some embodiments, the bottom silicon portion is doped with boron.

Semiconductor devices with fin-top hard mask and methods for fabrication thereof

The present disclosure provides a method for using a hard mask layer on a top surface of fin structures to form a fin-top mask layer. The fin-top mask layer can function as an etch stop for subsequent processes. Using the fin-top hard mask layer allows a thinner conformal dielectric layer to be used to protect semiconductor fins during the subsequent process, such as during etching of sacrificial gate electrode layer. Using a thinner conformal dielectric layer can reduce the pitch of fins, particularly for input/output devices.

Gate all around backside power rail formation with backside dielectric isolation scheme

Semiconductor devices and methods of manufacturing the same are described. The method includes forming distinct and separate bottom dielectric isolation layers underneath the source/drain and underneath the gate of a gate all around device. Selectively remove of the bottom dielectric isolation layer underneath the source/drain results in better backside power rail (BPR) via alignment to the source/drain epi and reduces reliability and gate-shorting problems.

Source/drain epitaxial layer profile

The present disclosure describes a method that mitigates the formation of facets in source/drain silicon germanium (SiGe) epitaxial layers. The method includes forming an isolation region around a semiconductor layer and a gate structure partially over the semiconductor layer and the isolation region. Disposing first photoresist structures over the gate structure, a portion of the isolation region, and a portion of the semiconductor layer and doping, with germanium (Ge), exposed portions of the semiconductor layer and exposed portions of the isolation region to form Ge-doped regions that extend from the semiconductor layer to the isolation region. The method further includes disposing second photoresist structures over the isolation region and etching exposed Ge-doped regions in the semiconductor layer to form openings, where the openings include at least one common sidewall with the Ge-doped regions in the isolation region. Finally the method includes growing a SiGe epitaxial stack in the openings.