Patent classifications
H10W74/40
VERTICAL POWER DELIVERY MODULE INCLUDING A TRANS-INDUCTOR VOLTAGE REGULATOR
A power module includes a substrate having first and second surfaces and first, second, and third metal interconnects. A semiconductor die on the first surface is coupled to the first metal interconnect. An encapsulation material has third and fourth opposing surfaces. The third surface is on the second surface. Primary inductors in the encapsulation material have a first lateral segment, a first vertical segment extending between a first end of the first lateral segment and the third surface, and a second vertical segment extending from a second end of the first lateral segment to the fourth surface. Secondary inductors have a second lateral segment and third and fourth vertical segments extending from ends of the second lateral segment to the third surface. A pair of adjacent third vertical segments are coupled via the second metal interconnect. A pair of adjacent fourth vertical segments are coupled via the third metal interconnect.
Packaging structure having semiconductor chips and encapsulation layers and formation method thereof
A packaging structure and a formation method thereof are provided. The packaging structure includes a carrier board, and a plurality of semiconductor chips adhered to the carrier board. Each semiconductor chip has a functional surface and a non-functional surface opposite to the functional surface, and a plurality of pads are formed on the functional surface of a semiconductor chip of the plurality of chips. A metal bump is formed on a surface of a pad of the plurality of pads, and a first encapsulation layer is formed on the functional surface. The packaging structure also includes a second encapsulation layer formed over the carrier board.
Semiconductor device
A semiconductor device of embodiments includes: a die pad; a semiconductor chip fixed on the die pad; and a sealing resin covering the semiconductor chip and at least a part of the die pad. The sealing resin has a first protruding portion provided on one side surface and a second protruding portion provided on another side surface. The cross-sectional area of the first protruding portion is equal to or more than 10% of the maximum cross-sectional area of the sealing resin. The cross-sectional area of the second protruding portion is equal to or more than 10%; of the maximum cross-sectional area. The maximum cross-sectional area is equal to or more than 6 mm.sup.2.
METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE
As an example of a semiconductor device is disclosed. The semiconductor device 1 includes a semiconductor die 3 and a wiring layer 5a to which the semiconductor die 3 is attached. The semiconductor die 3 includes a semiconductor substrate 3a having a first surface and a second surface opposite thereto, a plurality of terminal electrodes 3b provided on the first surface of the semiconductor substrate 3a, and a cured resin layer 3c. The cured resin layer 3c is provided on the first surface of the semiconductor substrate 3a so as to cover the plurality of terminal electrodes 3c. The semiconductor die 3 can be, for example, a bride die that connects a semiconductor die 2a and a semiconductor die 2b to each other.
Radio frequency module and communication device
A radio frequency module includes a module substrate having a principal surface, one or more circuit components disposed on a principal surface side, a resin member disposed on the principal surface side and covering a side surface of the one or more circuit components, a metal shield layer in contact with a top surface of the resin member and a top surface of the one or more circuit components, and an engraved portion provided on the top surface of the one or more circuit components.
Package structure and method for fabricating the same
A method for fabricating a package structure is provided. The method includes premixing cellulose nanofibrils (CNFs) and a graphene material in a solvent to form a solution; removing the solvent from the solution to form a composite filler; mixing a prepolymeric material with the composite filler to form a composite material; and performing a molding process using the composite material.
Wafer dies with thermally conducting perimeter regions
A semiconductor structure includes a first back-end-of-line region coupled to a first side of a front-end-of-line region, a second back-end-of-line region coupled to a second side of the front-end-of-line region, and a thermally conducting region at least partially surrounding a perimeter of the front-end-of-line region, the first back-end-of-line region and the second back-end-of-line region.
SEMICONDUCTOR PACKAGE ELECTRICAL CONTACT STRUCTURES AND RELATED METHODS
Implementations of a semiconductor package may include a die; a first pad and a second pad, the first pad and the second pad each including a first layer and a second layer where the second layer may be thicker than the first layer. At least a first conductor may be directly coupled to the second layer of the first pad; at least a second conductor may be directly coupled to the second layer of the second pad; and an organic material may cover at least the first side of the die. The at least first conductor and the at least second conductor extend through openings in the organic material where a spacing between the at least first conductor and the at least second conductor may be wider than a spacing between the second layer of the first pad and the second layer of the second pad.
PACKAGE AND METHOD OF FORMING A PACKAGE
A package is provided. The package includes an electronic chip and at least one magnesium hydroxide layer (Mg(OH).sub.2) over the electronic chip. A method of forming the package is also described.
Semiconductor package and method of fabricating the same
A semiconductor package including a lower substrate, a lower semiconductor chip mounted on the lower substrate, a lower mold layer on the lower substrate and enclosing the lower semiconductor chip, a redistribution layer on the lower mold layer, and a vertical connection terminal around the lower semiconductor chip and connecting the lower substrate to the redistribution layer may be provided. The lower semiconductor chip may include a cognition mark at a top surface thereof. The cognition mark may include a marking pattern having an intaglio shape at the top surface of the lower semiconductor chip, and a molding pattern filling an inner space of the marking pattern. A first material constituting the molding pattern may be the same as a second material constituting the lower mold layer.