Patent classifications
H10W42/60
Power semiconductor package having a voltage stabilizing additive and method for fabricating the power semiconductor package
A power semiconductor package includes a substrate, a power semiconductor chip arranged on the substrate, and an encapsulant encapsulating the power semiconductor chip. The encapsulant includes a voltage stabilizing additive. The voltage stabilizing additive is configured to minimize or eliminate partial discharges within the encapsulant.
Package-level ESD protection
The present invention provides a package including a first pad, a die and at least one package ESD component is disclosed. The first pad is configured to receive a signal from a device external to the package. The die comprises a second pad and an internal circuit, wherein the internal circuit is configured to receive the signal from the first pad via the second pad. The at least one ESD component is positioned outside the die.
Package-level ESD protection
The present invention provides a package including a first pad, a die and at least one package ESD component is disclosed. The first pad is configured to receive a signal from a device external to the package. The die comprises a second pad and an internal circuit, wherein the internal circuit is configured to receive the signal from the first pad via the second pad. The at least one ESD component is positioned outside the die.
HIGH EFFICIENCY MICRODEVICE
A vertical solid state device comprising: a connection pad; and side walls comprising a metal-insulator-semiconductor (MIS) structure; wherein a gate of the MIS structure is shorted to at least one contact of the vertical solid state device and a threshold voltage (VT) of the MIS structure is adjusted to increase the efficiency of the device.
Method for fabricating device die
A device die including a first semiconductor die, a second semiconductor die, an anti-arcing layer and a first insulating encapsulant is provided. The second semiconductor die is stacked over and electrically connected to the first semiconductor die. The anti-arcing layer is in contact with the second semiconductor die. The first insulating encapsulant is disposed over the first semiconductor die and laterally encapsulates the second semiconductor die. Furthermore, methods for fabricating device dies are provided.
Method for fabricating device die
A device die including a first semiconductor die, a second semiconductor die, an anti-arcing layer and a first insulating encapsulant is provided. The second semiconductor die is stacked over and electrically connected to the first semiconductor die. The anti-arcing layer is in contact with the second semiconductor die. The first insulating encapsulant is disposed over the first semiconductor die and laterally encapsulates the second semiconductor die. Furthermore, methods for fabricating device dies are provided.
DISPLAY MODULE AND DISPLAY APPARATUS
The present application discloses a display module and a display apparatus. The display module includes: a substrate, an electrostatic structure, and at least one conductive pad setting region. The substrate includes a first main surface, and a second main surface opposite to the first main surface. The electrostatic structure disposed on the first main surface. The at least one conductive pad setting region is disposed on the second main surface and the conductive pad setting region includes at least one conductive pad coupled to the electrostatic structure.
SEMICONDUCTOR PACKAGE INCLUDING A SHIELD AND METHOD OF MANUFACTURING THE SEMICONDUCTOR PACKAGE
A semiconductor package includes: a package substrate including a first substrate region and a second substrate region, wherein the first substrate region at least partially surrounds the second substrate region; a semiconductor chip disposed on the package substrate; a mold provided on the package substrate and covering the semiconductor chip; and a shield provided on the mold and the package substrate, wherein a thickness of the first substrate region is smaller than a thickness of the second substrate region.
WAFER WITH SEMICONDUCTOR DEVICES AND INTEGRATED ELECTRONIC DISCHARGE PROTECTION
A wafer includes a substrate that includes a channel layer, a first active region, a second active region, and a saw street region between the first active region and the second active region. The wafer includes a first device formed on the substrate in the first active region. The first device includes a first portion of the channel layer. The wafer includes a second device formed on the substrate in the second active region. The second device includes a second portion of the channel layer. The wafer includes a conductive channel between the first active region and the second active region. The conductive channel is in the saw street of the wafer and includes a third portion of the channel layer.
DISPLAY PANEL, DISPLAY DEVICE
A display panel and a display device. The display panel includes a base substrate; an anti-electrostatic layer located on one side of the base substrate; and a first structure located at least on a side of the base substrate away from the anti-electrostatic layer. The anti-electrostatic layer is connected to the first structure via an electrostatic conductive layer; and the electrostatic conductive layer is located at least on a side surface of the base substrate.