Patent classifications
H10W90/751
SIGNAL ROUTING BETWEEN MEMORY DIE AND LOGIC DIE FOR PERFORMING OPERATIONS
A memory device includes a memory die bonded to a logic die. A logic die that is bonded to a memory die via a wafer-on-wafer bonding process can receive signals indicative of input data from a global data bus of the memory die and through a bond of the logic die and memory die. The logic die can also receive signals indicative of kernel data from local input/output (LIO) lines of the memory die and through the bond. The logic die can perform a plurality of operations at a plurality of vector-vector (VV) units utilizing the signals indicative of input data and the signals indicative of kernel data.
Gain boosting in power amplifiers using RF-coupled feedback
A power amplifier comprises a first amplification stage having an input terminal receiving a radio frequency (RF) signal to be amplified and having a first coupling unit, a second amplification stage outputting an amplified radio frequency signal and having a second coupling unit and a third coupling unit providing RF feedback to the input terminal of the first amplification stage through an RF feedback path, the second coupling unit being coupled to the first coupling unit, and the third coupling unit being coupled to the first coupling unit.
Nested semiconductor assemblies and methods for making the same
A semiconductor device assembly is provided. The assembly includes an outer semiconductor device which has an active surface and a back surface. The back surface includes a cut that extends to a depth between the active surface and the back surface, and uncut regions on opposing sides of the cut. The assembly further includes an inner semiconductor device disposed within the cut of the outer semiconductor device.
SEMICONDUCTOR DEVICE
A semiconductor device is provided, which is configured to improve the adhesion between the resin part and the leads without interfering with proper operation of the semiconductor device. The semiconductor device includes a semiconductor element 1, a first lead 2 including a first pad portion 21, a second lead 3 including a second pad portion 31, a conductor member 61, and a resin part 8. The first pad portion 21 has a first-pad obverse surface 21a including a first smooth region 211 to which an element reverse surface 1b is bonded, and a first rough region 212 spaced apart from the semiconductor element 1 as viewed in z direction and has a higher roughness than the first smooth region 211. The second pad portion 31 has a second-pad obverse surface 31a including a second smooth region 311 to which a second bonding portion 612 is bonded, and a second rough region 312 spaced apart from the second bonding portion 612 as viewed in z direction and has a higher roughness than the second smooth region 311.
ELECTRONIC PACKAGE AND MANUFACTURING METHOD THEREOF
An electronic package and a manufacturing method thereof are provided, including a first electronic component disposed on a first side of a first substrate disposed on a first surface of a circuit board, a plurality of bonding wires formed on the first side of the first substrate for electrically connecting the first substrate to the circuit board. A second electronic component is disposed on the first surface of the circuit board for the first electronic component to be electrically connected to the second electronic component via the first substrate, the plurality of bonding wires and the circuit board in sequence. A first encapsulant is formed on the first surface of the circuit board to cover the first substrate, the first electronic component and the plurality of bonding wires. Thereby, the present disclosure can effectively reduce the size of the first substrate and the electronic package.
Molded module package with an EMI shielding barrier
An electronic device that includes a substrate and a die disposed on the substrate, the die having an active surface. Wire bonds are attached from the active surface of the die to the substrate. A radiation barrier is attached to the substrate and disposed over the die. The radiation barrier is configured to mitigate electromagnetic radiation exposure to the die. A mold compound is formed over the die, the wire bonds, and the radiation barrier.
Input/output connections of wafer-on-wafer bonded memory and logic
A wafer-on-wafer bonded memory and logic device can enable high bandwidth transmission of data directly between a memory die and a logic die. A memory device formed on a memory die can include many global input/output lines and many arrays of memory cells. Each array of memory cells can include respective local input/output (LIO) lines coupled to a global input/output line. A logic device can be formed on a logic die. A bond, formed between the memory die and the logic die via a wafer-on-wafer bonding process, can couple the many global input/output lines to the logic device.
Bonding pad structure and method for manufacturing the same
A bonding pad structure and a method of manufacturing a bonding pad structure are provided. The bonding pad structure includes a carrier, a first conductive layer disposed over the carrier, a second conductive layer disposed on the first conductive layer and contacting the first conductive layer, and a third conductive layer disposed on the second conductive layer and contacting the second conductive layer. The bonding pad structure also includes a first passivation layer disposed on the first conductive layer and contacting at least one of the first conductive layer or the second conductive layer. An upper surface of the third conductive layer facing away from the carrier is exposed from the first passivation layer.
METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE
A method for manufacturing a semiconductor device includes a step of preparing a semiconductor substrate that has a first main surface on one side and a second main surface on the other side, the semiconductor substrate on which a plurality of device forming regions and an intended cutting line that demarcates the plurality of device forming regions are set, a step of forming a first electrode that covers the first main surface in each of the device forming regions, a step of forming a second electrode that covers the second main surface, a step of partially removing the second electrode along the intended cutting line such that the semiconductor substrate is exposed, and forming a removed portion that extends along the intended cutting line, and a step of cutting the semiconductor substrate along the removed portion.
Lead frame, semiconductor device, and lead frame manufacturing method
A lead frame includes a support portion that has one end on which a first part and a second part that has a smaller thickness than the first part are arranged, a lead, and a heat sink that is welded to the support portion in the second part. A method of manufacturing the lead frame includes forming, from a metal plate, a frame member that includes a support portion and a lead, where the support portion has one end on which a first part and a second part that has a smaller thickness than the first part are arranged, and welding a heat sink to the support portion in the second part.