Patent classifications
H10P14/3444
Source/drain epitaxial layer profile
The present disclosure describes a method that mitigates the formation of facets in source/drain silicon germanium (SiGe) epitaxial layers. The method includes forming an isolation region around a semiconductor layer and a gate structure partially over the semiconductor layer and the isolation region. Disposing first photoresist structures over the gate structure, a portion of the isolation region, and a portion of the semiconductor layer and doping, with germanium (Ge), exposed portions of the semiconductor layer and exposed portions of the isolation region to form Ge-doped regions that extend from the semiconductor layer to the isolation region. The method further includes disposing second photoresist structures over the isolation region and etching exposed Ge-doped regions in the semiconductor layer to form openings, where the openings include at least one common sidewall with the Ge-doped regions in the isolation region. Finally the method includes growing a SiGe epitaxial stack in the openings.
Forming a planar semiconductor surface
A method for producing a planar semiconductor surface includes forming a workpiece that has a carrier substrate, one or more insulating layers, a semiconductor layer, a first etch stop layer, and a second etch stop layer; forming a contact on the workpiece; biasing the workpiece to a second voltage through the contact; etching the second etch stop layer and part of the first etch stop layer with a photo-electrochemical etching and the second voltage that selectively removes the second etch stop layer faster than the first etch stop layer; biasing the workpiece to a first voltage through the contact; and etching the first etch stop layer and part of the semiconductor layer with the photo-electrochemical etching and the first voltage that selectively removes the first etch stop layer faster than the semiconductor layer to produce a semiconductor device with a planar surface on the semiconductor layer.
Integrated CMOS Source Drain Formation With Advanced Control
A finFET device includes a doped source and/or drain extension that is disposed between a gate spacer of the finFET and a bulk semiconductor portion of the semiconductor substrate on which the n-doped or p-doped source or drain extension is disposed. The doped source or drain extension is formed by a selective epitaxial growth (SEG) process in a cavity formed proximate the gate spacer. After formation of the cavity, advanced processing controls (APC) (i.e., integrated metrology) is used to determine the distance of recess, without exposing the substrate to an oxidizing environment. The isotropic etch process, the metrology, and selective epitaxial growth may be performed in the same platform.
SiC epitaxial wafer and method of manufacturing SiC epitaxial wafer
A SiC epitaxial wafer includes a SiC substrate and an epitaxial layer laminated on the SiC substrate, wherein the epitaxial layer contains an impurity element which determines the conductivity type of the epitaxial layer and boron which has a conductivity type different from the conductivity type of the impurity element, and the concentration of boron is less than 1.010.sup.14 cm.sup.3 at any position in the plane of the epitaxial layer.
SEMICONDUCTOR CONTAINING AMORPHOUS TELLURIUM OXIDE, THIN FILM TRANSISTOR INCLUDING SAME, AND FABRICATION METHOD THEREFOR
Disclosed are a semiconductor comprising amorphous tellurium oxide, thin film transistor and method of fabricating same. In detail, a semiconductor comprising a chalcogen atom comprising at least one selected from the group consisting of a sulfur atom (S) and a selenium atom (Se); and tellurium composite comprising a tellurium (Te) atom and tellurium oxide. A thin film transistor (TFT) fabricated based on the TeO.sub.x channel layer according to the present disclosure exhibits excellent output/transfer characteristics and superior electrical performance with high hole field-effect mobility and a high on/off current ratio of 10.sup.7.
METHODS OF EPITAXIALLY GROWING BORON-CONTAINING STRUCTURES
Embodiments of the present invention generally relate to methods of epitaxially growing boron-containing structures. In an embodiment, a method of depositing a structure comprising boron and a Group IV element on a substrate is provided. The method includes heating the substrate at a temperature of about 300 C. or more within a chamber, the substrate having a dielectric material and a single crystal formed thereon. The method further includes flowing a first process gas and a second process gas into the chamber, wherein: the first process gas comprises at least one boron-containing gas comprising a haloborane; and the second process gas comprises at least one Group IV element-containing gas. The method further includes exposing the substrate to the first and second process gases to epitaxially and selectively deposit the structure comprising boron and the Group IV element on the single crystal.
Methods of forming silicon germanium structures
Methods for forming structures that include forming a heteroepitaxial layer on a substrate are disclosed. The presently disclosed methods comprise epitaxially forming a buffer layer on the substrate. The substrate has a substrate composition. The buffer layer has a buffer layer composition. The buffer layer composition is substantially identical to the substrate composition. The presently disclosed methods further comprise epitaxially forming a heteroepitaxial layer on the buffer layer. The heteroepitaxial layer has a heteroepitaxial layer composition which is different from the substrate composition.
EMITTER LAYER FORMATION FOR BIPOLAR JUNCTION TRANSISTOR (BJT)
The present disclosure generally relates to semiconductor processing for forming an emitter layer in a bipolar junction transistor (BJT). In an example, a BJT includes a collector, a base on the collector, and an emitter layer on the base. The emitter layer includes a first emitter sub-layer and a second emitter sub-layer over the first emitter sub-layer. The first emitter sub-layer includes boron and carbon. A concentration of carbon is uniform throughout the first emitter sub-layer. The second emitter sub-layer includes boron. A concentration of boron in the second emitter sub-layer is greater than a concentration of boron in the first emitter sub-layer.
EPI LINER SUPER JUNCTION DEVICES WITH DIFFUSION BARRIER
A super junction device with an increased voltage rating may be formed by creating a P liner on the sidewalls of a trench etched into N material, then filling the trench with additional N-type material. This thin P liner may be doped at a significantly higher concentration than the surrounding N material to maintain a charge balance. However, these relatively thin dimensions and the high doping concentration differential may cause P dopants to diffuse into the N material during subsequent high-temperature manufacturing processes. Diffusion barriers on either side of the P liner prevent diffusion of the dopants into the surrounding N material. The diffusion barriers create an abrupt interface between the N and P materials that prevents diffusion and improves the performance of the super junction devices.
CONTROLLING AUTO-DOPING IN EPITAXIALLY GROWN SILICON-CONTAINING MATERIALS
Exemplary semiconductor processing methods may include forming a barrier layer on a first source/drain material disposed on a substrate housed within a processing region of a semiconductor processing chamber. The first source/drain material may be doped with a dopant. The methods may include growing an epitaxial silicon-containing material on the barrier layer. The barrier layer may reduce an amount of diffusion of the dopant from the first source/drain material into the epitaxial silicon-containing material.