H10P14/3434

Thin film transistor comprising crystalline IZTO oxide semiconductor, and method for producing same

A crystalline IZTO oxide semiconductor and a thin film transistor having the same are provided. The thin film transistor includes a gate electrode, a crystalline InZnSn oxide (IZTO) channel layer overlapping the upper or lower portions of the gate electrode and having hexagonal crystal grains, and a gate insulating layer disposed between the gate electrode and the IZTO channel layer, and source and drain electrodes respectively connected to both ends of the IZTO channel layer.

Multi-gate selector switches for memory cells and methods of forming the same

A memory structure includes: first and second word lines; a high-k dielectric layer disposed on the first and second word lines; a channel layer disposed on the high-k dielectric layer and comprising a semiconductor material; first and second source electrodes electrically contacting the channel layer; a first drain electrode disposed on the channel layer between the first and second source electrodes; a memory cell electrically connected to the first drain electrode; and a bit line electrically connected to the memory cell.

Method for manufacturing semiconductor device

Provided is a method for manufacturing a semiconductor device whose electric characteristics are prevented from being varied and whose reliability is improved. In the method, an insulating film is formed over an oxide semiconductor film, a buffer film is formed over the insulating film, oxygen is added to the buffer film and the insulating film, a conductive film is formed over the buffer film to which oxygen is added, and an impurity element is added to the oxide semiconductor film using the conductive film as a mask. An insulating film containing hydrogen and overlapping with the oxide semiconductor film may be formed after the impurity element is added to the oxide semiconductor film.

Multilayer structure

A multilayer structure of the present invention is a multilayer structure including a base substrate and a semiconductor film that is made of -Ga.sub.2O.sub.3 or an -Ga.sub.2O.sub.3-based solid solution and has a corundum crystal structure, the semiconductor film being disposed on the base substrate. The semiconductor film has an average film thickness of greater than or equal to 10 m. The semiconductor film is convexly or concavely warped. An amount of warpage of the semiconductor film is 20 m or greater and 64 m or less.

Ferroelectric memory device using back-end-of-line (BEOL) thin film access transistors and methods for forming the same

A memory device includes metal interconnect structures embedded within dielectric material layers that overlie a top surface of a substrate, a thin film transistor embedded in a first dielectric material layer selected from the dielectric material layers, and is vertically spaced from the top surface of the substrate, and a ferroelectric memory cell embedded within the dielectric material layers. A first node of the ferroelectric memory cell is electrically connected to a node of the thin film transistor through a subset of the metal interconnect structures that is located above, and vertically spaced from, the top surface of the substrate.

Schottky barrier diode with high withstand voltage
12557361 · 2026-02-17 · ·

A Schottky barrier diode, including a first n-type semiconductor layer including a -Ga.sub.2O.sub.3-based single crystal epitaxial layer and having a first carrier concentration that determines reverse breakdown voltage and forward voltage, a second n-type semiconductor layer including a -Ga.sub.2O.sub.3-based single crystal substrate and having a second carrier concentration that is higher than the first carrier concentration and determines forward voltage, a Schottky electrode provided on a surface of the first n-type semiconductor layer on the opposite side to the second n-type semiconductor layer, and an ohmic electrode provided on a surface of the second n-type semiconductor layer on the opposite side to the first n-type semiconductor layer. The -Ga.sub.2O.sub.3-based single crystal substrate includes a surface that has a plane orientation rotated by an angle of not more than 37.5 from a (010) plane.

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
20260047213 · 2026-02-12 ·

An object is to provide a high reliability thin film transistor using an oxide semiconductor layer which has stable electric characteristics. In the thin film transistor in which an oxide semiconductor layer is used, the amount of change in threshold voltage of the thin film transistor before and after a BT test is made to be 2 V or less, preferably 1.5 V or less, more preferably 1 V or less, whereby the semiconductor device which has high reliability and stable electric characteristics can be manufactured. In particular, in a display device which is one embodiment of the semiconductor device, a malfunction such as display unevenness due to change in threshold voltage can be reduced.

IGZO thin-film transistor and method for manufacturing same

An IGZO thin-film transistor and a method for manufacturing same. The method includes: acquiring a substrate; forming an IGZO layer on the substrate by a solution process; doping V impurities on a surface of the IGZO layer by a spin doping process; forming a source electrode at one side of the IGZO layer, and forming a drain electrode at the other side; forming a gate dielectric layer on the doped IGZO layer; and forming a gate electrode on the gate dielectric layer.

SEMICONDUCTOR CONTAINING AMORPHOUS TELLURIUM OXIDE, THIN FILM TRANSISTOR INCLUDING SAME, AND FABRICATION METHOD THEREFOR
20260040600 · 2026-02-05 ·

Disclosed are a semiconductor comprising amorphous tellurium oxide, thin film transistor and method of fabricating same. In detail, a semiconductor comprising a chalcogen atom comprising at least one selected from the group consisting of a sulfur atom (S) and a selenium atom (Se); and tellurium composite comprising a tellurium (Te) atom and tellurium oxide. A thin film transistor (TFT) fabricated based on the TeO.sub.x channel layer according to the present disclosure exhibits excellent output/transfer characteristics and superior electrical performance with high hole field-effect mobility and a high on/off current ratio of 10.sup.7.

ATOMIC LAYER DEPOSITION METHOD
20260040838 · 2026-02-05 ·

The present inventive concept relates to an atomic layer deposition (ALD) method for forming an IGZO channel layer of a transistor device the method comprising: a deposition cycle step of performing a deposition cycle for depositing an IGZO channel layer on a substrate; and a repeat step of repeatedly performing the deposition cycle step until the IGZO channel layer is formed with a predetermined thickness, wherein in the deposition cycle step, the IGZO channel layer is formed by performing an indium oxide sub-cycle for depositing indium oxide (InO), a gallium oxide sub-cycle for depositing gallium oxide (GaO), and a zinc oxide sub-cycle for depositing zinc oxide (ZnO).