Patent classifications
G02B2006/12178
Method for fabricating a heterostructure comprising active or passive elementary structure made of III-V material on the surface of a silicon-based substrate
A process for fabricating a heterostructure includes at least one elementary structure made of III-V material on the surface of a silicon-based substrate successively comprising: producing a first pattern having at least a first opening in a dielectric material on the surface of a first silicon-based substrate; a first operation for epitaxy of at least one III-V material so as to define at least one elementary base layer made of III-V material in the at least first opening; producing a second pattern in a dielectric material so as to define at least a second opening having an overlap with the elementary base layer; a second operation for epitaxy of at least one III-V material on the surface of at least the elementary base layer made of III-V material(s) so as to produce the at least elementary structure made of III-V material(s) having an outer face; an operation for transferring and assembling the at least photonic active elementary structure via its outer face, on an interface that may comprise passive elements and/or active elements, the interface being produced on the surface of a second silicon-based substrate; removing the first silicon-based substrate and the at least elementary base layer located on the elementary structure.
Monolithic integrated quantum dot photonic integrated circuits
A photonic integrated circuit (PIC) includes a semiconductor substrate, one or more passive components, and one or more active components. The one or more passive components are fabricated on the semiconductor substrate, wherein the passive components are fabricated in a III-V type semiconductor layer. The one or more active components are fabricated on top of the one or more passive components, wherein optical signals are communicated between the one or more active components via the one or more passive components.
Waveguide mirror and method of fabricating a waveguide mirror
A mirror and method of fabricating the mirror, the method comprising: providing a silicon-on-insulator substrate, the substrate comprising: a silicon support layer; a buried oxide (BOX) layer on top of the silicon support layer; and a silicon device layer on top of the BOX layer; creating a via in the silicon device layer, the via extending to the BOX layer; etching away a portion of the BOX layer starting at the via and extending laterally away from the via in a first direction to create a channel between the silicon device layer and silicon support layer; applying an anisotropic etch via the channel to regions of the silicon device layer and silicon support layer adjacent to the channel; the anisotropic etch following an orientation plane of the silicon device layer and silicon support layer to create a cavity underneath an overhanging portion of the silicon device layer; the overhanging portion defining a planar underside surface for vertically coupling light into and out of the silicon device layer; and applying a metal coating to the underside surface.
Silicon Selective Epitaxial Growth (SEG) applied to a Silicon on Insulator (SOI) wafer to provide a region of customized thickness
A method of Silicon Selective Epitaxial Growth (SEG) applied to a Silicon on Insulator (SOI) wafer to provide a first region of customized thickness includes with the SOI wafer having a standard thickness, applying a hard mask to a plurality of regions of the SOI wafer including the first region; applying photo-lithography protection to cover the hard mask in all of the plurality of regions except the first region; removing the hard mask in the first region; and performing Silicon SEG in the first region to provide the customized thickness in the first region, wherein the customized thickness is greater than the standard thickness.
OPTICAL WAVEGUIDE CIRCUITS HAVING LATERALLY TILTED WAVEGUIDE CORES
A photonic integrated circuit (PIC) in which some optical waveguides have laterally tilted waveguide cores used to implement passive polarization-handling circuit elements, e.g., suitable for processing polarization-division-multiplexed optical communication signals. Different sections of such waveguide cores may have continuously varying or fixed lateral tilt angles. Different polarization-handling circuit elements can be realized, e.g., using different combinations of end-connected untilted and laterally tilted waveguide-core sections. In some embodiments, laterally tilted waveguide cores may incorporate multiple-quantum-well structures and be used to implement active circuit elements. At least some embodiments beneficially lend themselves to highly reproducible fabrication processes, which can advantageously be used to achieve a relatively high yield of the corresponding PICs during manufacture.
Integrated structure and manufacturing method thereof
A method for fabricating an integrated structure, using a fabrication system having a CMOS line and a photonics line, includes the steps of: in the photonics line, fabricating a first photonics component in a silicon wafer; transferring the wafer from the photonics line to the CMOS line; and in the CMOS line, fabricating a CMOS component in the silicon wafer. Additionally, a monolithic integrated structure includes a silicon wafer with a waveguide and a CMOS component formed therein, wherein the waveguide structure includes a ridge extending away from the upper surface of the silicon wafer. A monolithic integrated structure is also provided which has a photonics component and a CMOS component formed therein, the photonics component including a waveguide having a width of 0.5 μm to 13 μm.
Optical Assembly
The present invention relates to an optical assembly comprising a first optical circuit and a second optical circuit. The invention further relates to an optical device in which the first and second optical circuit are fixedly connected to each other. In addition, the present invention relates to a method for manufacturing the optical device. According to the invention, flexible waveguide ends of waveguides on the second optical circuit are used that extend upwards from the second optical circuit to optically couple to waveguides on the first optical circuit.
WAFER STACK WITH MgO DIRECTLY ON INSULATING LAYER
A method includes depositing a crystalline magnesium oxide (MgO) seed layer directly on an amorphous insulating cladding layer by a physical vapor deposition (PVD) process, and depositing a crystalline electro-optic layer directly on the crystalline MgO seed layer.
METHOD FOR FABRICATING A PHOTONIC CHIP
The fabrication of a first waveguide made of stoichiometric silicon nitride, of a second waveguide made of crystalline semiconductor material and of at least one active component optically coupled to the first waveguide via the second waveguide. The method includes: a) the formation of an aperture which passes through an encapsulation layer of the first waveguide and emerges in or on a substrate made of monocrystalline silicon, then b) the deposition by epitaxial growth of a crystalline seeding material inside the aperture until this crystalline seeding material forms a crystalline seed on a top face of the encapsulation layer, then c) a lateral epitaxy, of a crystalline semiconductor material from the crystalline seed formed to form a layer made of crystalline semiconductor material wherein the second waveguide is then produced.
WAFER SCALE BONDED ACTIVE PHOTONICS INTERPOSER
There is set forth herein an optoelectrical device, comprising: a substrate; an interposer dielectric stack formed on the substrate, the interposer dielectric stack including a base interposer dielectric stack, a photonics device dielectric stack, and a bond layer that integrally bonds the photonics device dielectric stack to the base interposer dielectric stack. There is set forth herein a method comprising building an interposer base structure on a first wafer having a first substrate, including fabricating a plurality of through vias in the first substrate and fabricating within an interposer base dielectric stack formed on the first substrate one or more metallization layers; and building a photonics structure on a second wafer having a second substrate, including fabricating one or more photonics devices within a photonics device dielectric stack formed on the second substrate.