G11C29/54

Memory array structures and methods for determination of resistive characteristics of access lines

Memory array structures providing for determination of resistive characteristics of access lines might include a first block of memory cells, a second block of memory cells, a first current path between a particular access line of the first block of memory cells and a particular access line of the second block of memory cells, and, optionally, a second current path between the particular access line of the second block of memory cells and a different access line of the first block of memory cells. Methods for determining resistive characteristics of access lines might include connecting the particular access line of the first block of memory cells to a driver, and determining the resistive characteristics in response to a current level through that access line and a voltage level of that access line.

Semiconductor device for detecting failure in address decoder

A semiconductor device includes a memory array arranged in a matrix, a plurality of word lines provided corresponding to memory cell rows, a word driver for driving one of the plurality of word lines, a plurality of row select lines connected to the word driver, and a row decoder for outputting a row select signal to the plurality of row select lines based on input row address information. According to the embodiment, the semiconductor device can detect a failure of the address decoder in a simple method.

Semiconductor device with secure access key and associated methods and systems

Memory devices, systems including memory devices, and methods of operating memory devices are described, in which security measures may be implemented to control access to a fuse array (or other secure features) of the memory devices based on a secure access key. In some cases, a customer may define and store a user-defined access key in the fuse array. In other cases, a manufacturer of the memory device may define a manufacturer-defined access key (e.g., an access key based on fuse identification (FID), a secret access key), where a host device coupled with the memory device may obtain the manufacturer-defined access key according to certain protocols. The memory device may compare an access key included in a command directed to the memory device with either the user-defined access key or the manufacturer-defined access key to determine whether to permit or prohibit execution of the command based on the comparison.

METHOD AND DEVICE FOR TESTING MEMORY, AND READABLE STORAGE MEDIUM
20230014477 · 2023-01-19 ·

A method and a device for memory testing, and a computer-readable storage medium are provided. In the method, an instruction signal is sent to the memory, the instruction signal comprising a randomly generated write instruction or read instruction; a valid Column Address Strobe (CAS) instruction for ensuring running of the instruction signal is randomly inserted before the instruction signal by detecting a specific type of the instruction signal, and at least one of a redundant CAS instruction or invalid command irrelevant to the instruction signal is randomly generated and inserted; and the memory is enabled to run the instruction signal, the inserted valid CAS instruction, and the at least one of the redundant CAS instruction or the invalid command, and the running of the memory is tested.

ANTI-FUSE CIRCUIT AND CIRCUIT TESTING METHOD
20230016004 · 2023-01-19 · ·

An anti-fuse circuit includes the following: a first transistor, and at least one parasitic transistor and at least one parasitic triode that are connected to the first transistor. The at least one parasitic transistor and the at least one parasitic triode are connected to a first node.

TEST METHOD AND TEST SYSTEM

A test method and a test system are provided. The method includes that: first initial data is written into the storage module; ECC module encodes and generates first check data corresponding to first initial data based on first initial data, and writes first check data into the storage module; second initial data is written into a same address of the storage module; second initial data and first check data in the storage module are read. ECC module encodes and generates second check data corresponding to second initial data based on second initial data, and checks and corrects second initial data based on the first check data and the second check data; first read data of the memory is read, and whether a function of ECC module is abnormal is determined based on the first read data, the first read data is checked and corrected second initial data.

TEST METHOD AND TEST SYSTEM

A test method and a test system are provided. The method includes that: first initial data is written into the storage module; ECC module encodes and generates first check data corresponding to first initial data based on first initial data, and writes first check data into the storage module; second initial data is written into a same address of the storage module; second initial data and first check data in the storage module are read. ECC module encodes and generates second check data corresponding to second initial data based on second initial data, and checks and corrects second initial data based on the first check data and the second check data; first read data of the memory is read, and whether a function of ECC module is abnormal is determined based on the first read data, the first read data is checked and corrected second initial data.

METHOD AND DEVICE FOR TESTING MEMORY
20230223098 · 2023-07-13 ·

A method and device for testing a memory are provided. The method includes the following operations. After activating at least one word line, at least two times of read operations are performed on a to-be-tested memory cell connected to the activated word line. Whether there is a read abnormality in the to-be-tested memory cell is determined according to an output signal obtained after the at least two times of read operations.

METHOD AND DEVICE FOR TESTING MEMORY
20230223098 · 2023-07-13 ·

A method and device for testing a memory are provided. The method includes the following operations. After activating at least one word line, at least two times of read operations are performed on a to-be-tested memory cell connected to the activated word line. Whether there is a read abnormality in the to-be-tested memory cell is determined according to an output signal obtained after the at least two times of read operations.

STACKED MEMORY DEVICE AND TEST METHOD THEREOF
20230011546 · 2023-01-12 ·

A memory device includes a data pad; a read circuit outputting read or test data to the data pad according to a read timing signal and a read command; a write circuit receiving write data through the data pad according to a write timing signal; a test register circuit performing a preset operation on data and storing the data, and transferring the stored data as the test data in response to the read command, during a first test mode; a data compression circuit generating a test output signal by compressing the test data and outputting the test output signal to a first test output pad, during the first test mode; and a timing control circuit generating, according to first to third output control signals, the read timing signal and generating the write timing signal by delaying the read timing signal, during the first test mode.