H01L2224/05012

Structure and method for semiconductor packaging

A semiconductor packaging structure includes a die including a bond pad and a first metal layer structure disposed on the die, the first metal layer structure having a first width, the first metal layer structure including a first metal layer, the first metal layer electrically coupled to the bond pad. The semiconductor packaging structure also includes a first photosensitive material around sides of the first metal layer structure and a second metal layer structure disposed over the first metal layer structure and over a portion of the first photosensitive material, the second metal layer structure electrically coupled to the first metal layer structure, the second metal layer structure having a second width, where the second width is greater than the first width. Additionally, the semiconductor packaging structure includes a second photosensitive material around sides of the second metal layer structure.

SEMICONDUCTOR ELEMENT AND SEMICONDUCTOR DEVICE

A semiconductor element includes first/second electrodes on an element obverse surface, an insulating layer on the element obverse surface, and first/second electrode terminals in contact with the first/second electrodes, respectively. The insulating layer includes first/second openings, and first/second overlapping portions adjoining the first/second openings, respectively. The first/second openings expose the first/second electrodes, respectively. The first/second overlapping portions overlap with the first/second electrodes, respectively, as viewed in a thickness direction. The first/second electrode terminals are in contact with the first/second electrodes, respectively, through the first/second openings, while also overlapping with the first/second overlapping portions as viewed in the thickness direction. The first electrode terminals are in a region with a high arrangement density of electrode terminals, whereas the second electrode terminals are in a region with a low arrangement density of electrode terminals. Each first overlapping portion has a greater dimension in the thickness direction than each second overlapping portion.

Semiconductor device
11545454 · 2023-01-03 · ·

A semiconductor device includes an insulating layer, a barrier electrode layer formed on the insulating layer, a Cu electrode layer that includes a metal composed mainly of copper and that is formed on a principal surface of the barrier electrode layer, and an outer-surface insulating film that includes copper oxide, that coats an outer surface of the Cu electrode layer, and that is in contact with the principal surface of the barrier electrode layer.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
20220406739 · 2022-12-22 · ·

In one embodiment, a semiconductor device includes a first insulator, a first pad provided in the first insulator, a second insulator provided on the first insulator, and a second pad provided on the first pad in the second insulator. Furthermore, the first insulator includes a first film that is in contact with the first pad and the second insulator, and a second film provided at an interval from the first pad and the second insulator, and including a portion provided at a same height as at least a portion of the first pad.

SEMICONDUCTOR DEVICE
20220392858 · 2022-12-08 ·

There is provided a semiconductor device including: a pad portion that is provided above the upper surface of the semiconductor substrate and that is separated from the emitter electrode; a wire wiring portion that is connected to a connection region on an upper surface of the pad portion; a wiring layer that is provided between the semiconductor substrate and the pad portion and that includes a region overlapping the connection region; an interlayer dielectric film that is provided between the wiring layer and the pad portion and that has a through hole below the connection region; a tungsten portion that contains tungsten and that is provided inside the through hole and electrically connects the wiring layer and the pad portion; and a barrier metal layer that contains titanium and that is provided to cover an upper surface of the interlayer dielectric film below the connection region.

LIGHT EMITTING ELEMENT
20220376140 · 2022-11-24 · ·

A light emitting element includes: a substrate; a first emission part and a second emission part disposed on the substrate, each comprising a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type, and an active layer positioned between the first semiconductor layer and the second semiconductor layer; an insulation layer covering the first emission part and the second emission part and including: a plurality of first openings that includes multiple first openings located above the first semiconductor layer of the first emission part and multiple first openings located above the first semiconductor layer of the second emission part, and a plurality of second openings that include at least one second opening located above the second semiconductor layer of the first emission part and at least one second opening located above the second semiconductor layer of the second emission part.

Distribution layer structure and manufacturing method thereof, and bond pad structure

A distribution layer structure and a manufacturing method thereof, and a bond pad structure are provided. The distribution layer structure includes a dielectric layer and a wire layer embedded in the dielectric layer. The wire layer includes a frame and a connection line, the frame has at least two openings and is divided into a plurality of segments by the at least two openings. The connection line is located in the frame and has a plurality of connecting ends connected to the frame. The connection line divides an interior of the frame into a plurality of areas, with each segment connected to one of the connecting ends, and each area connected to one of the openings. This structure provides improved binding force between the wire layer and the dielectric layer without increasing a resistance of a wire connecting with a top bond pad.

Distribution layer structure and manufacturing method thereof, and bond pad structure

A distribution layer structure and a manufacturing method thereof, and a bond pad structure are provided. The distribution layer structure includes a dielectric layer and a wire layer embedded in the dielectric layer. The wire layer includes a frame and a connection line, the frame has at least two openings and is divided into a plurality of segments by the at least two openings. The connection line is located in the frame and has a plurality of connecting ends connected to the frame. The connection line divides an interior of the frame into a plurality of areas, with each segment connected to one of the connecting ends, and each area connected to one of the openings. This structure provides improved binding force between the wire layer and the dielectric layer without increasing a resistance of a wire connecting with a top bond pad.

SEMICONDUCTOR DEVICE
20230102799 · 2023-03-30 ·

A semiconductor device includes an insulating layer, a barrier electrode layer formed on the insulating layer, a Cu electrode layer that includes a metal composed mainly of copper and that is formed on a principal surface of the barrier electrode layer, and an outer-surface insulating film that includes copper oxide, that coats an outer surface of the Cu electrode layer, and that is in contact with the principal surface of the barrier electrode layer.

CHIP PARTS
20230102582 · 2023-03-30 · ·

The present disclosure provides a chip part. The chip part includes: a capacitor portion, including a plurality of wall portions separated from each other by a plurality of trenches formed on the first main surface and having a lengthwise direction; a substrate body, formed around the capacitor portion using a portion of the semiconductor substrate; a lower electrode, disposed using at least a portion of the semiconductor substrate including the wall portions; a capacitive film, disposed along top and side surfaces of the plurality of wall portions; and an upper electrode, disposed on the capacitive film.