H01L2224/3016

Method of producing a recurrent neural network computer

A method of producing a recurrent neural network computer includes consecutive steps of providing a substrate with a first electrode; structuring the first electrode by etching using a first mask made of block copolymers, such that said electrode has free regions which are randomly spatially distributed; forming a resistive-RAM-type memory layer on the first structured electrode; forming a second electrode on the memory layer; and structuring the second electrode by etching, using a second mask made of block copolymers such that said electrode has free regions which are randomly spatially distributed.

STRUCTURE AND FORMATION METHOD OF CHIP PACKAGE WITH PROTECTIVE LID
20220278069 · 2022-09-01 ·

A package structure and a formation method of a package structure are provided. The method includes disposing a chip structure over a substrate and forming a first adhesive element directly on the chip structure. The first adhesive element has a first thermal conductivity. The method also includes forming a second adhesive element directly on the chip structure. The second adhesive element has a second thermal conductivity, and the second thermal conductivity is greater than the first thermal conductivity. The method further includes attaching a protective lid to the chip structure through the first adhesive element and the second adhesive element.

METHOD OF PRODUCING A RECURRENT NEURAL NETWORK COMPUTER

A method of producing a recurrent neural network computer includes consecutive steps of providing a substrate with a first electrode; structuring the first electrode by etching using a first mask made of block copolymers, such that said electrode has free regions which are randomly spatially distributed; forming a resistive-RAM-type memory layer on the first structured electrode; forming a second electrode on the memory layer; and structuring the second electrode by etching, using a second mask made of block copolymers such that said electrode has free regions which are randomly spatially distributed.

Bond materials with enhanced plasma resistant characteristics and associated methods
10727195 · 2020-07-28 · ·

Several embodiments of the present technology are directed to bonding sheets having enhanced plasma resistant characteristics, and being used to bond to semiconductor devices. In some embodiments, a bonding sheet in accordance with the present technology comprises a base bond material having one or more thermal conductivity elements embedded therein, and one or more etched openings formed around particular regions or corresponding features of the adjacent semiconductor components. The bond material can include PDMS, FFKM, or a silicon-based polymer, and the etch resistant components can include PEEK, or PEEK-coated components.

LIQUID METAL SHIELD FOR FINE PITCH INTERCONNECTS

The present disclosure generally relates to an electronic assembly. The electronic assembly may include a substrate including a plurality of first contact pads, a plurality of second contact pads, and a plurality of third contact pads. The electronic assembly may include a first device including a first footprint coupled to the substrate at a first surface. The electronic assembly may include a frame arranged between the first device and the substrate, the frame including a dielectric material, the frame further including a main frame extending around the first device, and further including a plurality of sub-frames encircling the plurality of first contact pads and the plurality of second contact pads on the substrate, wherein the frame may further include a conductive layer extending at least partially across the main frame.

Structure and formation method of chip package with protective lid

A package structure and a formation method of a package structure are provided. The method includes disposing a chip structure over a substrate and forming a first adhesive element directly on the chip structure. The first adhesive element has a first thermal conductivity. The method also includes forming a second adhesive element directly on the chip structure. The second adhesive element has a second thermal conductivity, and the second thermal conductivity is greater than the first thermal conductivity. The method further includes attaching a protective lid to the chip structure through the first adhesive element and the second adhesive element.

Qubit die attachment using preforms

Embodiments of the present disclosure describe novel qubit device packages, as well as related computing devices and methods. In one embodiment, an exemplary qubit device package includes a qubit die and a package substrate, where the qubit die is coupled to the package substrate using one or more preforms. In particular, a single preform may advantageously be used to replace a plurality of individual contacts, e.g. a plurality of individual solder bumps, electrically coupling the qubit die to the package substrate. Such packages may reduce design complexity and undesired coupling, and enable inclusion of larger numbers of qubits in a single qubit die.

BOND MATERIALS WITH ENHANCED PLASMA RESISTANT CHARACTERISTICS AND ASSOCIATED METHODS
20190088613 · 2019-03-21 ·

Several embodiments of the present technology are directed to bonding sheets having enhanced plasma resistant characteristics, and being used to bond to semiconductor devices. In some embodiments, a bonding sheet in accordance with the present technology comprises a base bond material having one or more thermal conductivity elements embedded therein, and one or more etched openings formed around particular regions or corresponding features of the adjacent semiconductor components. The bond material can include PDMS, FFKM, or a silicon-based polymer, and the etch resistant components can include PEEK, or PEEK-coated components.

PACKAGE STRUCTURE WITH PROTECTIVE LID
20240250055 · 2024-07-25 ·

A package structure is provided. The package structure includes a chip-containing structure over a substrate and a first adhesive element directly above the chip-containing structure. The first adhesive element has a first thermal conductivity. The package structure also includes multiple second adhesive elements directly above the chip-containing structure. The second adhesive elements are spaced apart from each other, each of the second adhesive elements has a second thermal conductivity, and the second thermal conductivity is greater than the first thermal conductivity. The package structure further includes a protective lid attached to the chip-containing structure through the first adhesive element and the second adhesive elements. The protective lid extends across opposite sidewalls of the chip-containing structure.

QUBIT DIE ATTACHMENT USING PREFORMS

Embodiments of the present disclosure describe novel qubit device packages, as well as related computing devices and methods. In one embodiment, an exemplary qubit device package includes a qubit die and a package substrate, where the qubit die is coupled to the package substrate using one or more preforms. In particular, a single preform may advantageously be used to replace a plurality of individual contacts, e.g. a plurality of individual solder bumps, electrically coupling the qubit die to the package substrate. Such packages may reduce design complexity and undesired coupling, and enable inclusion of larger numbers of qubits in a single qubit die.