Patent classifications
H01L2224/30515
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
A semiconductor device includes a wiring board; a first semiconductor chip including a first surface, a second surface, and a connection bump on the first surface, the first semiconductor chip coupled to the wiring board through the connection bump; a resin layer covering the connection bump between the first semiconductor chip and the wiring board, an upper surface of the resin layer parallel to the second surface of the first semiconductor chip; and a second semiconductor chip including a third surface, a fourth surface, and an adhesive layer on the third surface, the second semiconductor chip adhering to the second surface of the first semiconductor chip and the upper surface of the resin layer through the adhesive layer. The upper surface of the resin layer projects outside a portion of at least an outer edge of the second semiconductor chip when viewed from the top.
Semiconductor device and manufacturing method thereof
A semiconductor device includes a wiring board; a first semiconductor chip including a first surface, a second surface, and a connection bump on the first surface, the first semiconductor chip coupled to the wiring board through the connection bump; a resin layer covering the connection bump between the first semiconductor chip and the wiring board, an upper surface of the resin layer parallel to the second surface of the first semiconductor chip; and a second semiconductor chip including a third surface, a fourth surface, and an adhesive layer on the third surface, the second semiconductor chip adhering to the second surface of the first semiconductor chip and the upper surface of the resin layer through the adhesive layer. The upper surface of the resin layer projects outside a portion of at least an outer edge of the second semiconductor chip when viewed from the top.
SUBSTRATE INTEGRATED WITH PASSIVE DEVICE, AND PRODUCTION METHOD THEREFOR
The present disclosure provides a base plate integrating passive devices and a method for manufacturing the same, which relate to the technical field of radio frequency devices. The base plate integrating passive devices of the present disclosure includes a substrate base plate and the passive devices disposed on the substrate base plate, the passive devices including at least an inductor, the inductor including a plurality of open ring portions arranged and connected in sequence in a direction away from the base plate, wherein an interlayer dielectric layer is disposed between the open ring portions disposed adjacently, and the open ring portions disposed adjacently are electrically connected through a first via hole penetrating the interlayer dielectric layer; orthographic projections of any two of the open ring portions on the substrate base plate at least partially overlap.
Two material high K thermal encapsulant system
Some embodiments relate to an electronic package. The electronic package includes a first die and a second die stacked onto the first die. A first encapsulant is positioned between the first die and the second die. The first encapsulant includes a first material that covers a first volume between the first die and the second die. A second encapsulant is positioned between the first die and the second die. The second encapsulant includes a second material that covers a second volume between the first die and the second die. The first material has a higher thermal conductivity than the second material, and the second material more effectively promotes electrical connections between the first die and the second die as compared to the first material.
TWO MATERIAL HIGH K THERMAL ENCAPSULANT SYSTEM
Some embodiments relate to an electronic package. The electronic package includes a first die and a second die stacked onto the first die. A first encapsulant is positioned between the first die and the second die. The first encapsulant includes a first material that covers a first volume between the first die and the second die. A second encapsulant is positioned between the first die and the second die. The second encapsulant includes a second material that covers a second volume between the first die and the second die. The first material has a higher thermal conductivity than the second material, and the second material more effectively promotes electrical connections between the first die and the second die as compared to the first material.
SEMICONDUCTOR PACKAGE AND METHOD OF MANUFACTURING THE SAME
A semiconductor package may be provided. The semiconductor package may include a package substrate, a semiconductor chip on the package substrate, a solder resist pattern disposed between the package substrate and the semiconductor chip, the solder resist pattern having an opening region, an alignment mark disposed on the package substrate, the alignment mark in the opening region, and a solder paste pattern on a side surface of the alignment mark adjacent to the semiconductor chip, wherein the solder paste pattern is disposed between the semiconductor chip and the package substrate.