H01L2224/73257

Methods for multi-wafer stacking and dicing
11710717 · 2023-07-25 · ·

A method includes providing a structure including a carrier wafer, and a first device wafer with an adhesion layer between the carrier wafer and the first device wafer; and forming a plurality of first ablation structures in the structure, each of the plurality of first ablation structures extending through the first device wafer, the adhesion layer and a portion of the carrier wafer. Each of the plurality of first ablation structures has a portion inside the carrier wafer with a depth no greater than one half of a thickness of the carrier wafer. The first device wafer includes a plurality of first dies, each pair of adjacent first dies being separated by one of the plurality of first ablation structures. The plurality of first ablation structures are formed by either laser grooving or mechanical sawing.

MOLDED LED PACKAGE WITH LAMINATED LEADFRAME AND METHOD OF MAKING THEREOF
20180012872 · 2018-01-11 ·

A method of packaging light emitting diodes (LEDs) includes molding a lead frame containing a plurality of lead frame fingers that are parallel to each other such that the lead frame fingers are separated from each other by a molded insulating structure to form a molded lead frame, mounting light emitting diodes to at least a portion of the molded lead frame, and dicing the molded lead frame to form a plurality of lead-containing mounting structures. Each of the lead-containing mounting structure includes a respective plurality of leads that are remaining portions of the lead frame, and each of the plurality of leads contains at least one castellation.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THEREOF

There is provided semiconductor devices and methods of forming the same, the semiconductor devices including: a first semiconductor element having a first electrode; a second semiconductor element having a second electrode; a Sn-based micro-solder bump formed on the second electrode; and a concave bump pad including the first electrode opposite to the micro-solder bump, where the first electrode is connected to the second electrode via the micro-solder bump and the concave bump pad.

Semiconductor device

According to one embodiment, a semiconductor device includes an integrated circuit (IC) chip and a silicon capacitor. The IC chip has a first terminal and a second terminal on a first surface. The silicon capacitor has a first electrode and a second electrode on a second surface facing the first surface. The first electrode is electrically connected to the first terminal through a first conductive member, and the second electrode is electrically connected to the second terminal through a second conductive member.

SEMICONDUCTOR PACKAGE
20230223390 · 2023-07-13 ·

A semiconductor package according to the inventive concept includes a first semiconductor chip configured to include a first semiconductor device, a first semiconductor substrate, a plurality of through electrodes penetrating the first semiconductor substrate, and a plurality of first chip connection pads arranged on an upper surface of the first semiconductor substrate; a plurality of second semiconductor chips sequentially stacked on an upper surface of the first semiconductor chip and configured to each include a second semiconductor substrate, a second semiconductor device controlled by the first semiconductor chip, and a plurality of second chip connection pads arranged on an upper surface of the second semiconductor substrate; a plurality of bonding wires configured to connect the plurality of first chip connection pads to the plurality of second chip connection pads; and a plurality of external connection terminals arranged on a lower surface of the first semiconductor chip.

Crack identification in IC chip package using encapsulated liquid penetrant contrast agent
11543322 · 2023-01-03 · ·

A packaging fill material for electrical packaging includes a base material, and a plurality of frangible capsules distributed in the base material. Each frangible capsule includes a liquid penetrant contrast agent therein having a different radiopacity than the base material. In response to a crack forming in the packaging fill material, at least one of the plurality of frangible capsules opens, releasing the liquid penetrant contrast agent into the crack. Cracks can be more readily identified in an IC package including the packaging fill material. The liquid penetrant contrast agent may have a radiopacity that is higher than the base material. Inspection can be carried out using electromagnetic analysis using visual inspection or digital analysis of the results to more easily identify cracks.

Fabrication and use of through silicon vias on double sided interconnect device

An apparatus including a circuit structure including a device stratum; one or more electrically conductive interconnect levels on a first side of the device stratum and coupled to ones of the transistor devices; and a substrate including an electrically conductive through silicon via coupled to the one or more electrically conductive interconnect levels so that the one or more interconnect levels are between the through silicon via and the device stratum. A method including forming a plurality of transistor devices on a substrate, the plurality of transistor devices defining a device stratum; forming one or more interconnect levels on a first side of the device stratum; removing a portion of the substrate; and coupling a through silicon via to the one or more interconnect levels such that the one or more interconnect levels is disposed between the device stratum and the through silicon via.

Image pickup device and electronic apparatus
11508773 · 2022-11-22 · ·

The present disclosure relates to an image pickup device and an electronic apparatus that enable further downsizing of device size. The device includes: a first structural body and a second structural body that are layered, the first structural body including a pixel array unit, the second structural body including an input/output circuit unit, and a signal processing circuit; a first through-via, a signal output external terminal, a second through-via, and a signal input external terminal that are arranged below the pixel array, the first through-via penetrating through a semiconductor substrate constituting a part of the second structural body, the second through-via penetrating through the semiconductor substrate; a substrate connected to the signal output external terminal and the signal input external terminal; and a circuit board connected to a first surface of the substrate. The present disclosure can be applied to, for example, the image pickup device, and the like.

IMAGE PICKUP DEVICE AND ELECTRONIC APPARATUS
20230055685 · 2023-02-23 · ·

The present disclosure relates to an image pickup device and an electronic apparatus that enable further downsizing of device size. The device includes: a first structural body and a second structural body that are layered, the first structural body including a pixel array unit, the second structural body including an input/output circuit unit, and a signal processing circuit; a first through-via, a signal output external terminal, a second through-via, and a signal input external terminal that are arranged below the pixel array, the first through-via penetrating through a semiconductor substrate constituting a part of the second structural body, the second through-via penetrating through the semiconductor substrate; a substrate connected to the signal output external terminal and the signal input external terminal; and a circuit board connected to a first surface of the substrate. The present disclosure can be applied to, for example, the image pickup device, and the like.

Semiconductor package structure and method of manufacturing the same

The present disclosure provides a semiconductor package structure. The semiconductor package structure includes a substrate, a first electronic component and a support component. The first electronic component is disposed on the substrate. The first electronic component has a backside surface facing a first surface of the substrate. The support component is disposed between the backside surface of the first electronic component and the first surface of the substrate. The backside surface of the first electronic component has a first portion connected to the support component and a second portion exposed from the support component.