H01L2224/73269

DICING DIE ATTACH FILM AND METHOD OF PRODUCING THE SAME, AND SEMICONDUCTOR PACKAGE AND METHOD OF PRODUCING THE SAME

A dicing die attach film including a dicing film and a die attach film laminated on the dicing film, in which the die attach film has an arithmetic average roughness Ra1 of from 0.05 to 2.50 μm at a surface in contact with the dicing film, and a value of ratio of Ra1 to an arithmetic average roughness Ra2 at a surface that is of the die attach film and is opposite to the surface in contact with the dicing film is from 1.05 to 28.00.

Method of manufacturing an augmented LED array assembly
11476217 · 2022-10-18 · ·

A method of manufacturing an augmented LED array assembly is described which comprises providing an LED array assembly configured for inclusion in an LED lighting circuit, the LED array assembly comprising a micro-LED array mounted onto a driver integrated circuit, the driver integrated circuit comprising contact pads configured for electrical connections to a circuit board assembly; providing an essentially planar carrier comprising a plurality of contact bridges, each contact bridge extending between a first contact pad and a second contact pad; and mounting the contact bridge carrier to the LED array assembly by forming solder bonds between the first contact pads of the contact bridge carrier and the contact pads of the driver integrated circuit.

Method Of Manufacturing An Augmented LED Array Assembly
20230156920 · 2023-05-18 · ·

An LED array assembly may include a hybridized device and a flexible PCB. The hybridized device may include a micro-LED array mounted on a driver IC. The driver IC may include driver IC contact pads on a top surface of the driver IC. The flexible PCB may have a bottom surface, first contact pads on the bottom surface, second contact pads on the bottom surface, and contact bridges. Each of the contact bridges extends from one of the first contact pads to one of the second contact pads. Each of the driver IC contact pads is bonded to a corresponding one of the first contact pads of the flexible PCB.

Semiconductor package including interposer

A semiconductor package includes a base package substrate, a first semiconductor chip, and a second semiconductor chip. The base package substrate includes a redistribution region where a redistribution layer is provided, a plurality of vertical conductive vias connected to the redistribution layer, and a recess region recessed from an upper surface of the redistribution region. The base package substrate further includes an interposer in the recess region, the interposer comprising a substrate, a plurality of upper pads disposed at an upper surface of the substrate, and plurality of through electrodes respectively connected to the plurality of upper pads to pass through the substrate. The first semiconductor chip and second semiconductor chip, each include a plurality of conductive interconnection terminals respectively connected to the plurality of upper pads and the vertical conductive vias exposed at the upper surface of the redistribution region. The first semiconductor chip and the second semiconductor chip are mounted on the extension region and the interposer and disposed horizontally apart from each other. As seen from a plan view, the interposer is disposed to overlap a portion of each of the first semiconductor chip and the second semiconductor chip.

METHOD OF PRODUCING OPTOELECTRONIC MODULES AND AN ASSEMBLY HAVING A MODULE
20170294428 · 2017-10-12 ·

A method produces a plurality of optoelectronic modules, and includes: A) providing a metallic carrier assembly with a plurality of carrier units; B) applying a logic chip, each having at least one integrated circuit, to the carrier units; C) applying emitter regions that generate radiation, which can be individually electrically controlled; D) covering the emitter regions and the logic chips with a protective material; E) overmolding the emitter regions and the logic chips so that a cast body is formed, which joins the carrier units, the logic chips and the emitter regions to one another; F) removing the protective material and applying electrical conductor paths to the upper sides of the logic chips and to a cast body upper side; and G) dividing the carrier assembly into the modules.

Semiconductor package including interposer

A semiconductor package includes a base package substrate, a first semiconductor chip, and a second semiconductor chip. The base package substrate includes a redistribution region where a redistribution layer is provided, a plurality of vertical conductive vias connected to the redistribution layer, and a recess region recessed from an upper surface of the redistribution region. The base package substrate further includes an interposer in the recess region, the interposer comprising a substrate, a plurality of upper pads disposed at an upper surface of the substrate, and plurality of through electrodes respectively connected to the plurality of upper pads to pass through the substrate. The first semiconductor chip and second semiconductor chip, each include a plurality of conductive interconnection terminals respectively connected to the plurality of upper pads and the vertical conductive vias exposed at the upper surface of the redistribution region. The first semiconductor chip and the second semiconductor chip are mounted on the extension region and the interposer and disposed horizontally apart from each other. As seen from a plan view, the interposer is disposed to overlap a portion of each of the first semiconductor chip and the second semiconductor chip.

SEMICONDUCTOR PACKAGE
20230275029 · 2023-08-31 ·

A semiconductor package includes a base package substrate, a first semiconductor chip, and a second semiconductor chip. The base package substrate includes a redistribution region where a redistribution layer is provided, a plurality of vertical conductive vias connected to the redistribution layer, and a recess region recessed from an upper surface of the redistribution region. The base package substrate further includes an interposer in the recess region, the interposer comprising a substrate, a plurality of upper pads disposed at an upper surface of the substrate, and plurality of through electrodes respectively connected to the plurality of upper pads to pass through the substrate. The first semiconductor chip and second semiconductor chip, each include a plurality of conductive interconnection terminals respectively connected to the plurality of upper pads and the vertical conductive vias exposed at the upper surface of the redistribution region. The first semiconductor chip and the second semiconductor chip are mounted on the extension region and the interposer and disposed horizontally apart from each other. As seen from a plan view, the interposer is disposed to overlap a portion of each of the first semiconductor chip and the second semiconductor chip.

SEMICONDUCTOR PACKAGE
20220130767 · 2022-04-28 ·

A semiconductor package includes a base package substrate, a first semiconductor chip, and a second semiconductor chip. The base package substrate includes a redistribution region where a redistribution layer is provided, a plurality of vertical conductive vias connected to the redistribution layer, and a recess region recessed from an upper surface of the redistribution region. The base package substrate further includes an interposer in the recess region, the interposer comprising a substrate, a plurality of upper pads disposed at an upper surface of the substrate, and plurality of through electrodes respectively connected to the plurality of upper pads to pass through the substrate. The first semiconductor chip and second semiconductor chip, each include a plurality of conductive interconnection terminals respectively connected to the plurality of upper pads and the vertical conductive vias exposed at the upper surface of the redistribution region. The first semiconductor chip and the second semiconductor chip are mounted on the extension region and the interposer and disposed horizontally apart from each other. As seen from a plan view, the interposer is disposed to overlap a portion of each of the first semiconductor chip and the second semiconductor chip

Semiconductor structure
11145617 · 2021-10-12 · ·

A semiconductor structure includes a substrate, a chip, a plurality of conductive bumps, a flexible printed circuit (FPC) board and a plurality of circuit patterns. The chip is disposed on the substrate and includes a plurality of pads. The conductive bumps are disposed on the pads respectively. The FPC board is connected between the substrate and the chip, and the conductive bumps penetrate through an end of the FPC board. The circuit patterns are disposed on the FPC board and electrically connected to the conductive bumps and the substrate.

Method Of Manufacturing An Augmented LED Array Assembly
20210288008 · 2021-09-16 · ·

A method of manufacturing an augmented LED array assembly is described which comprises providing an LED array assembly configured for inclusion in an LED lighting circuit, the LED array assembly comprising a micro-LED array mounted onto a driver integrated circuit, the driver integrated circuit comprising contact pads configured for electrical connections to a circuit board assembly; providing an essentially planar carrier comprising a plurality of contact bridges, each contact bridge extending between a first contact pad and a second contact pad; and mounting the contact bridge carrier to the LED array assembly by forming solder bonds between the first contact pads of the contact bridge carrier and the contact pads of the driver integrated circuit.