H01L2224/81007

3D INTEGRATED CIRCUIT (3DIC) STRUCTURE
20230230962 · 2023-07-20 ·

An embodiment bonded integrated circuit (IC) structure includes a first IC structure and a second IC structure bonded to the first IC structure. The first IC structure includes a first bonding layer and a connector. The second IC structure includes a second bonding layer bonded to and contacting the first bonding layer and a contact pad in the second bonding layer. The connector extends past an interface between the first bonding layer and the second bonding layer, and the contact pad contacts a lateral surface and a sidewall of the connector.

Semiconductor chip stack structure, semiconductor package, and method of manufacturing the same
11694994 · 2023-07-04 · ·

A semiconductor chip stack includes first and second semiconductor chips. The first chip includes a first semiconductor substrate having an active surface and an inactive surface, a first insulating layer formed on the inactive surface, and first pads formed in the first insulating layer. The second semiconductor chip includes a second semiconductor substrate having an active surface and an inactive surface, a second insulating layer formed on the active surface, second pads formed in the second insulating layer, a polymer layer formed on the second insulating layer, UBM patterns buried in the polymer layer; and buried solders formed on the UBM patterns, respectively, and buried in the polymer layer. A lower surface of the buried solders is coplanar with that of the polymer layer, the buried solders contact the first pads, respectively, at a contact surface, and a cross-sectional area of the buried solders is greatest on the contact surface.

Temporary Chip Assembly, Display Panel, and Manufacturing Methods of Temporary Chip Assembly and Display Panel
20230005878 · 2023-01-05 ·

A temporary chip assembly, a display panel, and manufacturing methods of the temporary chip assembly and the display panel are provided. In the display panel, welding points between a micro light-emitting chip and corresponding bonding pads on a display backboard are covered with pyrolytic adhesive to block water and oxygen, thereby slowing down or avoiding the oxidation of the welding points.

INTERCONNECT STRUCTURE FOR SEMICONDUCTOR WITH ULTRA-FINE PITCH AND FORMING METHOD THEREOF
20220415846 · 2022-12-29 ·

This application relates to semiconductor manufacturing, and more particularly to an interconnect structure for semiconductors with an ultra-fine pitch and a forming method thereof. The forming method includes: preparing copper nanoparticles using a vapor deposition device, where coupling parameters of the vapor deposition device are adjusted to control an initial particle size of the copper nanoparticles; depositing the copper nanoparticles on a substrate; invertedly placing a chip with copper pillars as I/O ports on the substrate; and subjecting the chip and the substrate to hot-pressing sintering to enable the bonding.

3DI solder cup
11532578 · 2022-12-20 · ·

A substrate or semiconductor device, semiconductor device assembly, and method of forming a semiconductor device assembly that includes a barrier on a solder cup. The semiconductor device assembly includes a substrate disposed over another substrate. At least one solder cup extends from one substrate towards an under bump metal (UBM) on the other substrate. The barrier on the exterior of the solder cup may be a standoff to control a bond line between the substrates. The barrier may reduce solder bridging during the formation of a semiconductor device assembly. The barrier may help to align the solder cup with a UBM when forming a semiconductor device assembly and may reduce misalignment due to lateral movement of substrates and/or semiconductor devices.

DISPLAY PANEL, DISPLAY DEVICE INCLUDING THE SAME, AND METHOD OF MANUFACTURING THE DISPLAY DEVICE
20220392869 · 2022-12-08 ·

A display panel includes a substrate including a display area and a pad area spaced apart from the display area, and an uneven pad disposed on the substrate in the pad area. The uneven pad includes a first conductive layer, a first organic layer disposed on the first conductive layer and having an upper surface having an uneven shape, and a second conductive layer disposed on the first organic layer.

BONDING APPARATUS AND BONDING METHOD USING THE SAME
20230057934 · 2023-02-23 ·

A bonding apparatus includes an ultrasonic oscillator which generates ultrasonic vibration, a stage disposed under the ultrasonic oscillator, and an embossed sheet disposed between the ultrasonic oscillator and the stage. The embossed sheet includes a body and a plurality of protrusions protruding downward from a lower surface of the body which faces the stage.

Electronic-part-reinforcing thermosetting resin composition, semiconductor device, and method for fabricating the semiconductor device

An electronic-part-reinforcing thermosetting resin composition has: a viscosity of 5 Pa.Math.s or less at 140° C.; a temperature of 150° C. to 170° C. as a temperature corresponding to a maximum peak of an exothermic curve representing a curing reaction; and a difference of 20° C. or less between the temperature corresponding to the maximum peak and a temperature corresponding to one half of the height of the maximum peak in a temperature rising range of the exothermic curve.

Electronic device and method for manufacturing an electronic device
11492250 · 2022-11-08 · ·

In an embodiment an electronic device includes a carrier board having an upper surface, an electronic chip mounted on the upper surface of the carrier board, the electronic chip having a mounting side facing the upper surface of the carrier board, a flexible mounting layer arranged between the upper surface of the carrier board and the mounting side of the electronic chip, the flexible mounting layer mounting the electronic chip to the carrier board, wherein the mounting side has at least one first region and a second region, and wherein the electronic chip has at least one chip contact element in the first region and at least one connection element arranged on the at least one first region and connecting the at least one chip contact element to the upper surface of the carrier board, wherein the flexible mounting layer separates the second region from the connection element.

CHIP PACKAGE FABRICATION KIT AND CHIP PACKAGE FABRICATING METHOD THEREOF
20230077857 · 2023-03-16 ·

A chip package fabricating kit includes a metal cover, at least one screw, and at least one screw cap. The metal cover includes a cap portion and at least one leg. The cap portion substantially presses against the BGA package. The leg substantially presses a PCB board that loads the BGA package. The leg forms a concave space with the metal cover for substantially encompassing the BGA package. Each the screw screws through a corresponding leg from top to bottom. Each the screw screws the PCB board at a first side. The screw cap respectively corresponds to the screw and one leg. The screw cap caps and fixes a tail of its corresponding screw for affixing the PCB board. A height of the concave space is dynamically adjusted by adjusting a degree that the screw screws with the screw cap. Such that the concave space substantially clamps the BGA package.