H01L2224/81141

Semiconductor Devices, Methods of Manufacture Thereof, and Semiconductor Device Packages

Semiconductor devices, methods of manufacture thereof, and semiconductor device packages are disclosed. In one embodiment, a semiconductor device includes an insulating material layer having openings on a surface of a substrate. One or more insertion bumps are disposed over the insulating material layer. The semiconductor device includes signal bumps having portions that are not disposed over the insulating material layer.

3D INTEGRATED CIRCUIT (3DIC) STRUCTURE
20230230962 · 2023-07-20 ·

An embodiment bonded integrated circuit (IC) structure includes a first IC structure and a second IC structure bonded to the first IC structure. The first IC structure includes a first bonding layer and a connector. The second IC structure includes a second bonding layer bonded to and contacting the first bonding layer and a contact pad in the second bonding layer. The connector extends past an interface between the first bonding layer and the second bonding layer, and the contact pad contacts a lateral surface and a sidewall of the connector.

Semiconductor package including stacked semiconductor chips and method for fabricating the same
11705416 · 2023-07-18 · ·

A semiconductor package may include: a first semiconductor chip; a second semiconductor chip disposed over the first semiconductor chip; and a bump structure interposed between the first semiconductor chip and the second semiconductor chip to connect the first semiconductor chip and the second semiconductor chip, wherein the bump structure includes a core portion and a shell portion, the shell portion surrounding all side ails of the core portion, and wherein the shell portion has a higher melting point than the core portion.

Space efficient flip chip joint design
11521947 · 2022-12-06 · ·

An apparatus includes an Integrated Circuit (IC). A first pillar includes a first end and a second end. The first end is connected to the IC and the second end includes a first attachment point collinear with a first central axis of the first pillar. The first attachment point includes a first solder volume capacity. A second pillar includes a third end and a fourth end. The third end is connected to the IC and the fourth end includes a second attachment point disposed on a side of the second pillar facing the first pillar. The second attachment point includes a second solder volume capacity being less than the first solder volume capacity. A first distance between the first end and the second end is less than a second distance between the third end and the fourth end.

MICRO-LED MOUNTING SUBSTRATE, MICRO-LED DISPLAY, AND METHOD OF MANUFACTURING MICRO-LED MOUNTING SUBSTRATE
20220352118 · 2022-11-03 ·

A micro-LED mounting substrate includes a wiring line substrate provided with at least a plurality of substrate-side connecting portions on one plate surface, a plurality of micro-LEDs disposed side by side in the one plate surface of the wiring line substrate and each including at least a light-emitting face and an LED-side connecting portion provided on a surface opposite to the light-emitting face and connected to the substrate-side connecting portion, a first positioning portion provided on at least a portion of the plurality of micro-LEDs, and facing an installation surface of the substrate-side connecting portion of the wiring line substrate, and a second positioning portion provided on the installation surface of the substrate-side connecting portion of the wiring line substrate and capable of positioning the micro-LEDs including the first positioning portion by being recess-projection-fitted to the first positioning portion.

Semiconductor packages including an anchor structure
11631651 · 2023-04-18 · ·

A semiconductor package includes a package substrate and a semiconductor chip mounted on the package substrate. The package substrate includes a signal bump land and an anchoring bump land, and the semiconductor chip includes a signal bump and an anchoring bump. The signal bump is bonded to the signal bump land, the anchoring bump is disposed to be adjacent to the anchoring bump land, and a bottom surface of the anchoring bump is located at a level which is lower than a top surface of the anchoring bump land with respect to a surface of the package substrate.

Interconnect using nanoporous metal locking structures

Embodiments relate to the design of a device capable of maintaining the alignment an interconnect by resisting lateral forces acting on surfaces of the interconnect. The device comprises a first body comprising a first surface with a nanoporous metal structure protruding from the first surface. The device further comprises a second body comprising a second surface with a locking structure to resist a lateral force between the first body and the second body during or after assembly of the first body and the second body.

Ultrasonic probe and ultrasonic measurement apparatus using the same

An ultrasonic probe includes a semiconductor chip in which an ultrasonic transducer is formed and an electrode pad electrically connected to an upper electrode or a lower electrode of the ultrasonic transducer is provided and a flexible substrate in which a bump electrically connected to the electrode pad is provided and the bump is disposed in a portion overlapping with a stepped portion of the semiconductor chip. Further, a height of a connection surface of the electrode pad of the semiconductor chip connected to the bump is lower than a height of a lower surface of the lower electrode.

Conductive connections, structures with such connections, and methods of manufacture
09793198 · 2017-10-17 · ·

A solder connection may be surrounded by a solder locking layer (1210, 2210) and may be recessed in a hole (1230) in that layer. The recess may be obtained by evaporating a vaporizable portion (1250) of the solder connection. Other features are also provided.

Method for solder bridging elimination for bulk solder C2S interconnects

A semiconductor device assembly that includes a semiconductor device positioned over a substrate with a number of electrical interconnections formed between the semiconductor device and the substrate. The surface of the substrate includes a plurality of discrete solder mask standoffs that extend towards the semiconductor device. A thermal compression bonding process is used to melt solder to form the electrical interconnects, which lowers the semiconductor device to contact and be supported by the plurality of discrete solder mask standoffs. The solder mask standoffs permit the application of a higher pressure during the bonding process than using traditional solder masks. The solder mask standoffs may have various polygonal or non-polygonal shapes and may be positioned in pattern to protect sensitive areas of the semiconductor device and/or the substrate. The solder mask standoffs may be an elongated shape that protects areas of the semiconductor device and/or substrate.