Patent classifications
H01L2224/81902
OPTOELECTRONIC SOLID STATE ARRAY
Structures and methods are disclosed for fabricating optoelectronic solid state array devices. In one case a backplane and array of micro devices is aligned and connected through bumps.
SEMICONDUCTOR PACKAGES
A semiconductor package includes a first substrate, a first flow channel and a second flow channel. The first flow channel is on the first substrate. The second flow channel is on the first substrate and in fluid communication with the first flow channel. The second flow channel is spaced from an inlet and an outlet of the first flow channel. The first flow channel and the second flow channel constitute a bonding region of the first substrate.
Array substrate, display device, and method for manufacturing same
Disclosed are an array substrate, and a display device, and a method for manufacturing the same. The array substrate includes: a base substrate, and a thin film transistor, a planarization pattern, a bonding pattern, and a conductive structure that are disposed on the base substrate. The thin film transistor, the planarization pattern, and the bonding pattern are laminated in a direction going distally from the base substrate. The planarization pattern is provided with a via and a groove, the conductive structure is disposed in the via, wherein the bonding pattern is conductive and is electrically connected to the thin film transistor by the conductive structure, an orthographic projection of the bonding pattern on the base substrate falls outside an orthographic projection of the groove on the base substrate, and the groove is configured to accommodate an adhesive.
DOUBLE RESIST STRUCTURE FOR ELECTRODEPOSITION BONDING
A semiconductor structure includes a wafer having a wafer outer surface; a semiconductor chip; and a plurality of copper pillars on the semiconductor chip. The pillars have curved end portions and pillar outside surfaces. Also included are a plurality of copper pads on the wafer. The pads have end portions aligned with the curved end portions of the plurality of copper pillars on the semiconductor chip, and the curved end portions of the plurality of copper pillars and the end portions of the plurality of copper pads define a plurality of bonding material receiving regions. The pads have pad outside surfaces. A copper bonding layer is on the pillar outside surfaces, the pad outside surfaces, the bonding material receiving regions, and portions of the outer surface of the wafer. The portions have an annular shape about the copper pads when viewed in plan.
Methods for manufacturing a plurality of electronic circuits
The present invention relates to a method and apparatus for manufacturing a plurality of electronic circuits, each electronic circuit comprising a respective flexible first portion, comprising a respective group of contact pads (contacts), and a respective flexible integrated circuit, IC, comprising a respective group of terminals and mounted on the respective group of contact pads with each terminal in electrical contact with a respective contact pad, the method comprising: providing (e.g. manufacturing) a flexible first structure comprising the plurality of first portions; providing (e.g. manufacturing) a second structure comprising the plurality of flexible ICs and a common support arranged to support the plurality of flexible ICs; dispensing an adhesive onto the first structure and/or onto the flexible ICs; transferring said flexible ICs from the common support onto the flexible first structure such that each group of terminals is mounted on (brought into electrical contact with) a respective group of contact pads to form an electronic circuit, providing a heated surface and an opposing surface together having a gap therebetween, transferring the flexible first structure, comprising the electronic circuits, between the heated surface and the opposing surface such that the adhesive is cured by application of heat and pressure from the heated surface and the opposing surface thereby adhering the IC onto the respective first portion.
METHOD AND APPARATUS FOR MANUFACTURING ARRAY DEVICE
A method for manufacturing an array device includes a placing step of providing a plurality of elements in an array on a first surface of a substrate, an element separating step of separating a plurality of element chips from one another so that each element chip includes one or more elements, an inspecting step of inspecting the plurality of elements, a removing step of removing any element chip of the plurality of element chips from the surface of the substrate on the basis of a result of the inspecting step, and a mounting step of, after the removing step, mounting an element of at least the elements other than an element of the element chip thus removed onto a mounting substrate by transfer from the substrate, the mounting substrate being different from the substrate.
ARRAY SUBSTRATE, DISPLAY DEVICE, AND METHOD FOR MANUFACTURING SAME
Disclosed are an array substrate, and a display device, and a method for manufacturing the same. The array substrate includes: a base substrate, and a thin film transistor, a planarization pattern, a bonding pattern, and a conductive structure that are disposed on the base substrate. The thin film transistor, the planarization pattern, and the bonding pattern are laminated in a direction going distally from the base substrate. The planarization pattern is provided with a via and a groove, the conductive structure is disposed in the via, wherein the bonding pattern is conductive and is electrically connected to the thin film transistor by the conductive structure, an orthographic projection of the bonding pattern on the base substrate falls outside an orthographic projection of the groove on the base substrate, and the groove is configured to accommodate an adhesive.
METHODS AND APPARATUS FOR MANUFACTURING A PLURALITY OF ELECTRONIC CIRCUITS
The present invention relates to a method and apparatus for manufacturing a plurality of electronic circuits, each electronic circuit comprising a respective flexible first portion, comprising a respective group of contact pads (contacts), and a respective flexible integrated circuit, IC, comprising a respective group of terminals and mounted on the respective group of contact pads with each terminal in electrical contact with a respective contact pad, the method comprising:
providing (e.g. manufacturing) a flexible first structure comprising the plurality of first portions;
providing (e.g. manufacturing) a second structure comprising the plurality of flexible ICs and a common support arranged to support the plurality of flexible ICs;
dispensing an adhesive onto the first structure and/or onto the flexible ICs;
transferring said flexible ICs from the common support onto the flexible first structure such that each group of terminals is mounted on (brought into electrical contact with) a respective group of contact pads to form an electronic circuit,
providing a heated surface and an opposing surface together having a gap therebetween,
transferring the flexible first structure, comprising the electronic circuits, between the heated surface and the opposing surface such that the adhesive is cured by application of heat and pressure from the heated surface and the opposing surface thereby adhering the IC onto the respective first portion.
OPTOELECTRONIC SOLID STATE ARRAY
Structures and methods are disclosed for fabricating optoelectronic solid state array devices. In one case a backplane and array of micro devices is aligned and connected through bumps.