H01L2224/8192

Temporary Chip Assembly, Display Panel, and Manufacturing Methods of Temporary Chip Assembly and Display Panel
20230005878 · 2023-01-05 ·

A temporary chip assembly, a display panel, and manufacturing methods of the temporary chip assembly and the display panel are provided. In the display panel, welding points between a micro light-emitting chip and corresponding bonding pads on a display backboard are covered with pyrolytic adhesive to block water and oxygen, thereby slowing down or avoiding the oxidation of the welding points.

Electronic-part-reinforcing thermosetting resin composition, semiconductor device, and method for fabricating the semiconductor device

An electronic-part-reinforcing thermosetting resin composition has: a viscosity of 5 Pa.Math.s or less at 140° C.; a temperature of 150° C. to 170° C. as a temperature corresponding to a maximum peak of an exothermic curve representing a curing reaction; and a difference of 20° C. or less between the temperature corresponding to the maximum peak and a temperature corresponding to one half of the height of the maximum peak in a temperature rising range of the exothermic curve.

DIPPING APPARATUS, DIE BONDING APPARATUS, AND MANUFACTURING METHOD FOR SEMICONDUCTOR DEVICE
20230090693 · 2023-03-23 ·

A dipping apparatus includes a squeegee device and a plate for forming a flux film out of flux. A surface of the plate has a rough surface with a nano-level arithmetically average roughness. The dipping apparatus is configured in such a way that the squeegee device and the plate are moved relatively to each other, and the flux is fed from the squeegee device to the rough surface of the plate.

Thermal management solutions for stacked integrated circuit devices
11482472 · 2022-10-25 · ·

An integrated circuit assembly may be formed having a substrate, a first integrated circuit device electrically attached to the substrate, a second integrated circuit device electrically attached to the first integrated circuit device, and a heat dissipation device defining a fluid chamber, wherein at least a portion of the first integrated circuit device and at least a portion of the second integrated circuit device are exposed to the fluid chamber. In further embodiments, at least one channel may be formed in an underfill material between the first integrated circuit device and the second integrated circuit device, between the first integrated circuit device and the substrate, and/or between the second integrated circuit device and the substrate, wherein the at least one channel is open to the fluid chamber.

SEMICONDUCTOR PACKAGE
20230109292 · 2023-04-06 · ·

A semiconductor package includes a lower semiconductor chip and semiconductor chips in a stack on the lower semiconductor chip in a first direction perpendicular to a top surface of the lower semiconductor chip. Connection bumps are between the lower semiconductor chip and a bottommost one of the semiconductor chips and between the semiconductor chips, A protection layer covers a lateral surface of each of the connection bumps. A mold layer is on the lower semiconductor chip and covering lateral surfaces of the semiconductor chips. The mold layer extends between the bottommost one of the semiconductor chips and the lower semiconductor chip and between the semiconductor chips. The protection layer is between the mold layer and the lateral surface of each of the connection bumps.

METHOD FOR PRODUCING LIGHT-EMITTING UNIT AND LIGHT-EMITTING UNIT
20230207756 · 2023-06-29 · ·

A method for producing a light-emitting unit includes providing a solder composition on a wiring layer of a substrate. The solder composition contains a solder, a flux, and light-reflective particles. The method further includes placing a light-emitting element having an electrode on the solder composition such that the electrode of the light-emitting element faces the solder composition, and melting the solder by a reflow process to allow the light-reflective particles to move to a surface of the solder composition, and to electrically couple the electrode with the wiring layer via the solder.

Thermal management solutions for stacked integrated circuit devices
11688665 · 2023-06-27 · ·

An integrated circuit assembly may be formed having a substrate, a first integrated circuit device electrically attached to the substrate, a second integrated circuit device electrically attached to the first integrated circuit device, and a heat dissipation device defining a fluid chamber, wherein at least a portion of the first integrated circuit device and at least a portion of the second integrated circuit device are exposed to the fluid chamber. In further embodiments, at least one channel may be formed in an underfill material between the first integrated circuit device and the second integrated circuit device, between the first integrated circuit device and the substrate, and/or between the second integrated circuit device and the substrate, wherein the at least one channel is open to the fluid chamber.

Semiconductor device assembly with graded modulus underfill and associated methods and systems
11682563 · 2023-06-20 · ·

Underfill materials with graded moduli for semiconductor device assemblies, and associated methods and systems are disclosed. In one embodiment, the underfill material between a semiconductor die and a package substrate includes a matrix material, first filler particles with a first size distribution, and second filler particles with a second size distribution different than the first size distribution. Centrifugal force may be applied to the underfill material to arrange the first and second filler particles such that the underfill material may form a first region having a first elastic modulus and a second region having a second elastic modulus different than the first elastic modulus. Once the underfill material is cured, portions of conductive pillars coupling the semiconductor die with the package substrate may be surrounded by the first region, and conductive pads of the package substrate may be surrounded by the second region.

Semiconductor structure with nano-twinned metal coating layer and fabrication method thereof
11508691 · 2022-11-22 · ·

A semiconductor structure includes a first substrate including a first contact structure located on a first pad, and a second substrate including a second contact structure on a second pad. The first contact structure includes a first metal base layer covered by a first nano-twinned metal coating layer. The second contact structure includes a second nano-twinned metal coating layer on the second pad. The first contact structure is connected to the second contact structure, thereby forming a bonding interface between the first nano-twinned metal coating layer and the second nano-twinned metal coating layer.

Semiconductor structure with nano-twinned metal coating layer and fabrication method thereof
11508691 · 2022-11-22 · ·

A semiconductor structure includes a first substrate including a first contact structure located on a first pad, and a second substrate including a second contact structure on a second pad. The first contact structure includes a first metal base layer covered by a first nano-twinned metal coating layer. The second contact structure includes a second nano-twinned metal coating layer on the second pad. The first contact structure is connected to the second contact structure, thereby forming a bonding interface between the first nano-twinned metal coating layer and the second nano-twinned metal coating layer.