Patent classifications
H01L2224/82101
Semiconductor device assembly and method therefor
A method of forming a semiconductor device includes attaching a semiconductor die to a flag of a leadframe and forming a conductive connector over a portion of the semiconductor die and a portion of the flag. A conductive connection between a first bond pad of the semiconductor die and the flag is formed by way of the conductive connector. A second bond pad of the semiconductor die is connected to a conductive lead of the plurality by way of a bond wire.
DISPLAY DEVICE AND METHOD OF MANUFACTURING THE SAME
A display device includes a substrate including a display area in which pixels are located, and a non-display area, first and second electrodes in the display area and spaced from each other, light emitting elements between the first and second electrodes, connection electrodes electrically connected to the light emitting elements, a fan-out line electrically connected to the pixels in the non-display area, a first pad electrode on the fan-out line, a pad connection electrode on the fan-out line and the first pad electrode, and electrically connecting the fan-out line and the first pad electrode, and a second pad electrode at a same layer as at least one of the connection electrodes, and contacting the first pad electrode.
Semiconductor package
A semiconductor package includes an insulating layer including a first face and a second face opposite each other, a redistribution pattern including a wiring region and a via region in the insulating layer, the wiring region being on the via region, and a first semiconductor chip connected to the redistribution pattern. The first semiconductor chip may be on the redistribution pattern. An upper face of the wiring region may be coplanar with the first face of the insulating layer.
Method for fabricating semiconductor device with protection layers
The present disclosure provides a method for fabricating a semiconductor device including performing a bonding process to bond a second die onto a first die, forming a first mask layer on the second die, forming a first opening along the first mask layer and the second die, and extending to the first die, forming isolation layers on sidewalls of the first opening, forming protection layers covering upper portions of the isolation layers, and forming a conductive filler layer in the first opening.
DISPLAY DEVICE AND MANUFACTURING METHOD THEREOF
A display device includes a substrate, a light emitting element on the substrate, and including a first end portion and a second end portion that are aligned in a first direction that is substantially parallel to an upper surface of the substrate, a first contact electrode in contact with the first end portion of the light emitting element, a first electrode on the first contact electrode, and electrically connected to the first end portion of the light emitting element through the first contact electrode, and a second electrode electrically connected to the second end portion of the light emitting element.
PACKAGE STRUCTURE AND METHOD OF FORMING THE SAME
Provided are a package structure and a method of forming the same. The method includes: laterally encapsulating a device die and an interconnect die by a first encapsulant; forming a redistribution layer (RDL) structure on the device die, the interconnect die, and the first encapsulant; bonding a package substrate onto the RDL structure, so that the RDL structure is sandwiched between the package substrate and the device die, the interconnect die, and the first encapsulant; laterally encapsulating the package substrate by a second encapsulant; and bonding a memory die onto the interconnect die, wherein the memory die is electrically connected to the device die through the interconnect die and the RDL structure.
Miniaturization of optical sensor modules through wirebonded ball stacks
Optical sensor modules and methods of fabrication are described. In an embodiment, an optical component is mounted on a module substrate. In an embodiment, a pillar of stacked wireballs adjacent the optical component is used for vertical connection between the module substrate and a top electrode pad of the optical component.
Miniaturization of optical sensor modules through wirebonded ball stacks
Optical sensor modules and methods of fabrication are described. In an embodiment, an optical component is mounted on a module substrate. In an embodiment, a pillar of stacked wireballs adjacent the optical component is used for vertical connection between the module substrate and a top electrode pad of the optical component.
Wireless transmission module and manufacturing method
A wireless transmission module, chips, a passive component, and a coil are integrated into an integral structure, so that an integration level of the wireless transmission module is improved. In addition, the integral structure can effectively implement independence of the module, and the independent module can be flexibly arranged inside structural design of an electronic device, and does not need to be disposed on a mainboard of the electronic device. Only an input terminal of the wireless transmission module needs to be retained on the mainboard of the electronic device. In addition, the integral structure can further effectively increase a capability of a product for working continuously and normally in an extremely harsh scenario, and improve product reliability. In addition, in the structure of the wireless transmission module, the chips and the coil are integrated, and signal transmission paths between the chips and the coil are relatively short.
Hybrid integrated circuit architecture
An electronic assembly comprising a carrier wafer having a top wafer surface and a bottom wafer surface; an electronic integrated circuit being formed in the carrier wafer and comprising an integrated circuit contact pad on the top wafer surface; said carrier wafer comprising a through-wafer cavity having walls that join said top wafer surface to said bottom wafer surface; a component chip having a component chip top surface, a component chip bottom surface and component chip side surfaces, the component chip being held in said through-wafer cavity by direct contact of at least a side surface of said component chip with an attachment metal that fills at least a portion of said through-wafer cavity; said component chip comprising at least one component contact pad on said component chip bottom surface; and a conductor connecting said integrated circuit contact pad and said component contact pad.