Patent classifications
H01L2224/84205
SEMICONDUCTOR PACKAGE WITH CLIP ALIGNMENT NOTCH
An electronic component includes a leadframe and a first semiconductor die. The leadframe includes a leadframe top side, a leadframe bottom side opposite the leadframe top side, and a top notch at the leadframe top side. The top notch includes a top notch base located between the leadframe top side and the leadframe bottom side, and defining a notch length of the top notch, and can also include a top notch first sidewall extended, along the notch length, from the leadframe top side to the top notch base. The first semiconductor die can include a die top side a die bottom side opposite the die top side and mounted onto the leadframe top side, and a die perimeter. The top notch can be located outside the die perimeter. Other examples and related methods are also disclosed herein.
METHOD OF ASSEMBLING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE
A leadframe includes a die pad having arranged thereon a first semiconductor die with an electrically conductive ribbon extending on the first semiconductor die. The first semiconductor die lies intermediate the leadframe and the electrically conductive ribbon. A second semiconductor die is mounted on the electrically conductive ribbon to provide, on the same die pad, a stacked arrangement of the second semiconductor die and the first semiconductor die with the at least one electrically conductive ribbon intermediate the first semiconductor die and the second semiconductor die. Package size reduction can thus be achieved without appreciably affecting the assembly flow of the device.
METHOD OF ASSEMBLING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE
A leadframe includes a die pad having arranged thereon a first semiconductor die with an electrically conductive ribbon extending on the first semiconductor die. The first semiconductor die lies intermediate the leadframe and the electrically conductive ribbon. A second semiconductor die is mounted on the electrically conductive ribbon to provide, on the same die pad, a stacked arrangement of the second semiconductor die and the first semiconductor die with the at least one electrically conductive ribbon intermediate the first semiconductor die and the second semiconductor die. Package size reduction can thus be achieved without appreciably affecting the assembly flow of the device.
SEMICONDUCTOR DEVICE
A semiconductor device includes an insulating substrate, a first and a second obverse-surface metal layers disposed on an obverse surface of the insulating substrate, a first and a second reverse-surface metal layers disposed on a reverse surface of the insulating substrate, a first conductive layer and a first semiconductor element disposed on the first obverse-surface metal layer, and a second conductive layer and a second semiconductor element disposed on the second obverse-surface metal layer. Each of the first conductive layer and the second conductive layer has an anisotropic coefficient of linear expansion and is arranged such that the direction in which the coefficient of linear expansion is relatively large is along a predetermined direction perpendicular to the thickness direction of the insulating substrate. The first and second reverse-surface metal layers are smaller than the first and second obverse-surface metal layers in dimension in the predetermined direction.
SEMICONDUCTOR DEVICES AND METHODS OF MANUFACTURING SEMICONDUCTOR DEVICES
In one example, a semiconductor device includes a substrate that comprises a substrate conductor material. An electronic component has a first component terminal that comprises a first component terminal conductor material and a second component terminal that comprises a second component terminal conductor material. An interconnect comprises an interconnect conductor material, a component end, and a substrate end. The second component terminal is attached to the substrate with a first intermetallic bond, the component end of the interconnect is attached to the first component terminal with a second intermetallic bond, and the substrate end of the interconnect is attached to the substrate with a third intermetallic bond. Other examples and related methods are also disclosed herein.
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES, CORRESPONDING SEMICONDUCTOR DEVICE AND RIBBON FOR USE THEREIN
A semiconductor die and an electrically conductive ribbon are arranged on a substrate. The electrically conductive ribbon includes a roughened surface. An insulating encapsulation is molded onto the semiconductor die and the electrically conductive ribbon. The roughened surface of the electrically conductive ribbon provides a roughened coupling interface to the insulating encapsulation.
Electronic module
An electronic module has a first substrate 11, a first electronic element 13, a second electronic element 23, a second substrate 21, a first terminal part 110 provided on a side of the first substrate 11 and a second terminal part 120 provided on a side of the second substrate 21. The first terminal part 110 has a first surface direction extending part 114 and a first normal direction extending part 113 extending toward one side or the other side. The second terminal part 120 has a second surface direction extending part 124 and a second normal direction extending part 123 extending toward one side or the other side. The second surface direction extending part 124 is provided on one side of the first surface direction extending part 114, and the first surface direction extending part 114 and the second surface direction extending part 124 overlap one another in a surface direction.
CONNECTING STRIP FOR DISCRETE AND POWER ELECTRONIC DEVICES
A connecting strip of conductive elastic material having an arched shape having a concave side and a convex side. The connecting strip is fixed at the ends to a support carrying a die with the convex side facing the support. During bonding, the connecting strip undergoes elastic deformation and presses against the die, thus electrically connecting the at least one die to the support.
BONDING STRUCTURE AND METHOD
A bonding structure and a method for bonding components, wherein the bonding structure includes a nanoparticle preform. In accordance with embodiments, the nanoparticle preform is placed on a substrate and a workpiece is placed on the nanoparticle preform.
SEMICONDUCTOR DEVICE, POWER CONVERTER, MOVING VEHICLE, AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD
It is an object to provide technology enabling suppression of scattering of metal powder during ultrasonic bonding to suppress discharge and abnormal operation of a semiconductor device. A semiconductor device includes: an insulating substrate including an insulating layer and a metal pattern disposed on the insulating layer; and an electrode bonded on the metal pattern. The electrode includes, in a portion inward of a peripheral portion of a bonded surface being a surface of the electrode bonded on the metal pattern, a receiving portion recessed upward and capable of receiving metal powder generated during bonding of the electrode and the metal pattern, and the peripheral portion of the bonded surface of the electrode is bonded on the metal pattern.