H01L24/04

Semiconductor package with protected sidewall and method of forming the same
11562937 · 2023-01-24 · ·

A semiconductor package having a die with a sidewall protected by molding compound, and methods of forming the same are disclosed. The package includes a die with a first surface opposite a second surface and sidewalls extending between the first and second surfaces. A redistribution layer is formed on the first surface of each die. An area of the first surface of the die is greater than an area of the redistribution layer, such that a portion of the first surface of the die is exposed. When molding compound is formed over the die and the redistribution layer to form a semiconductor package, the molding compound is on the first surface of the die between an outer edge of the redistribution layer and an outer edge of the first surface. The molding compound is also on the sidewalls of the die, which provides protection against chipping or cracking during transport.

Semiconductor Package with Low Parasitic Connection to Passive Device
20230017391 · 2023-01-19 ·

A semiconductor assembly includes a semiconductor package that includes first and second transistor dies embedded within a package body, the first and second transistor dies being arranged laterally side by side within the package body such that a first load terminal of the first transistor die faces an upper surface of the package body and such that a second load terminal of the second transistor die faces the upper surface of the package body, and a discrete capacitor mounted on the semiconductor package such that a first terminal of the discrete capacitor is directly over and electrically connected to the first load terminal of the first semiconductor die and such that a second terminal of the discrete capacitor is directly over and electrically connected with the second load terminal of the second semiconductor die.

SEMICONDUCTOR PACKAGE
20230017863 · 2023-01-19 · ·

A semiconductor package may include: a substrate; a first sub-semiconductor package disposed over the substrate, the first sub-semiconductor package including a first buffer chip and a first memory chip; and a second memory chip disposed over the first sub-semiconductor package, wherein the first buffer chip and the first memory chip are connected to each other using a first redistribution line, and wherein the first buffer chip and the second memory chip are connected to each other using a second bonding wire.

SEMICONDUCTOR PACKAGE HAVING A THERMALLY AND ELECTRICALLY CONDUCTIVE SPACER
20230223312 · 2023-07-13 ·

A semiconductor package includes: a first substrate having a first metallized side; a semiconductor die attached to the first metallized side of the first substrate at a first side of the die, a second side of the die opposite the first side being covered by a passivation, the passivation having a first opening that exposes at least part of a first pad at the second side of the die; a thermally and electrically conductive spacer attached to the part of the first pad that is exposed by the first opening in the passivation, the spacer at least partly overhanging the passivation along at least one side face of the semiconductor die; a second substrate having a first metallized side attached to the spacer at an opposite side of the spacer as the semiconductor die; and an encapsulant encapsulating the semiconductor die and the spacer. Additional spacer embodiments are described.

ELECTRONIC DEVICE HAVING A SOLDER STOP FEATURE
20250233092 · 2025-07-17 ·

Described are solder stop features for electronic devices. An electronic device may include an electrically insulative substrate, a metallization on the electrically insulative substrate, a metal structure attached to a first main surface of the metallization via a solder joint, and a concavity formed in a sidewall of the metallization. The concavity is adjacent at least part of the solder joint and forms a solder stop. A first section of the metal structure is spaced apart from both the metallization and solder joint in a vertical direction that is perpendicular to the first main surface of the metallization. A linear dimension of the concavity in a horizontal direction that is coplanar with the metallization is at least twice the distance by which the first section of the metal structure is spaced apart from the first main surface of the metallization in the vertical direction. Additional solder stop embodiments are described.

Method of fastening a semiconductor chip on a lead frame, and electronic component
11545369 · 2023-01-03 · ·

An electronic component includes a lead frame; a semiconductor chip arranged above the lead frame; and a connection layer sequence arranged between the lead frame and the semiconductor chip, wherein the connection layer sequence includes a first intermetallic layer including gold and indium or gold, indium and tin, a second intermetallic layer including indium and a titanium compound, indium and nickel, indium and platinum or indium and titanium, and a third intermetallic layer including indium and gold.

SEMICONDUCTOR DEVICE INCLUDING BONDING ENHANCEMENT LAYER AND METHOD OF FORMING THE SAME
20220406740 · 2022-12-22 ·

A semiconductor device including a first structure including a first dielectric layer and a first conductive pattern in the first dielectric layer, the first conductive pattern including a first conductive material and a first bonding enhancement material; a second structure including a second dielectric layer and a second conductive pattern in the second dielectric layer, the second dielectric layer directly contacting the first dielectric layer, the second conductive pattern directly contacting the first conductive pattern; and a first bonding enhancement layer between the first conductive pattern and the second dielectric layer, wherein the first bonding enhancement layer includes the first bonding enhancement material or a material of the second dielectric layer, and the first bonding enhancement material includes a material having a higher bonding force to the material of the second dielectric layer than a bonding force of the first conductive material to the material of the second dielectric layer.

FABRICATING METHOD FOR WAFER LEVEL SEMICONDUCTOR PACKAGE DEVICE AND THE FABRICATED SEMICONDUCTOR PACKAGE DEVICE

The invention describes a fabricating method for fabricating semiconductor package device which includes the following steps: providing a wafer having a plurality of dies, wherein each of the dies is provided on a top surface thereof with a middle electric conducting structure and a solder ball; forming a molding structure having a flat top surface on a top side of the wafer; removing a part of the molding structure and exposing a part of each of the solder ball by plasma etching; performing a dicing process along a boundary of each of the dies to separate each of the dies so that the semiconductor package device is thus obtained.

Fan-out package and methods of forming thereof

An embodiment is a method including depositing a first dielectric layer over a molding compound and a chip and patterning a first opening in the first dielectric layer to expose a contact of the chip. A first metallization layer is deposited over the first dielectric layer and in the first opening, where a portion of the first metallization layer in the first opening has a flat top. A second dielectric layer is deposited over the first metallization layer and the first dielectric layer. A second metallization layer is deposited in a second opening in the second dielectric layer, where the second metallization layer does not have a flat top within the second opening.

3DI solder cup
11532578 · 2022-12-20 · ·

A substrate or semiconductor device, semiconductor device assembly, and method of forming a semiconductor device assembly that includes a barrier on a solder cup. The semiconductor device assembly includes a substrate disposed over another substrate. At least one solder cup extends from one substrate towards an under bump metal (UBM) on the other substrate. The barrier on the exterior of the solder cup may be a standoff to control a bond line between the substrates. The barrier may reduce solder bridging during the formation of a semiconductor device assembly. The barrier may help to align the solder cup with a UBM when forming a semiconductor device assembly and may reduce misalignment due to lateral movement of substrates and/or semiconductor devices.