H01L24/11

DISPLAY DEVICE AND METHOD FOR FABRICATION THEREOF
20230053037 · 2023-02-16 ·

A display device and method for fabrication thereof includes a plurality of pixel electrodes and common electrode connection parts that are spaced from each other on a first substrate, a plurality of light emitting elements on the plurality of pixel electrodes, a plurality of common electrode elements on the common electrode connection parts, and a common electrode layer on the plurality of light emitting elements and the plurality of common electrode elements, wherein each of the plurality of light emitting element includes a first semiconductor layer, a second semiconductor layer, and an active layer between the first semiconductor layer and the second semiconductor layer, each of the plurality of common electrode elements includes at least the second semiconductor layer, and the common electrode layer includes a same material as the second semiconductor layer to be connected to the second semiconductor layers of the plurality of light emitting elements.

WLCSP package with different solder volumes
11581280 · 2023-02-14 · ·

The present disclosure is directed to a wafer level chip scale package (WLCSP) with various combinations of contacts and Under Bump Metallizations (UBMs) having different structures and different amounts solder coupled to the contacts and UBMs. Although the contacts have different structures and the volume of solder differs, the total standoff height along the WLCSP remains substantially the same. Each portion of solder coupled to each respective contact and UBM includes a point furthest away from an active surface of a die of the WLCSP. Each point of each respective portion of solder is co-planar with each other respective point of the other respective portions of solder. Additionally, the contacts with various and different structures are positioned accordingly on the active surface of the die of the WLCSP.

Semiconductor device

Disclosed is a semiconductor device including a conductive pattern on a substrate, a passivation layer on the substrate and including an opening that partially exposes the conductive pattern, and a pad structure in the opening of the passivation layer and connected to the conductive pattern. The pad structure includes a first metal layer that fills the opening of the passivation layer and has a width greater than that of the opening, and a second metal layer on the first metal layer. The first metal layer has a first thickness at an outer wall of the first metal layer, a second thickness on a top surface of the passivation layer, and a third thickness on a top surface of the conductive pattern. The second thickness is greater than the first thickness, and the third thickness is greater than the second thickness.

Substrate debonding apparatus

A substrate debonding apparatus configured to separate a support substrate attached to a first surface of a device substrate by an adhesive layer, the substrate debonding apparatus including a substrate chuck configured to support a second surface of the device substrate, the second surface being opposite to the first surface of the device substrate; a light irradiator configured to irradiate light to an inside of the adhesive layer; and a mask between the substrate chuck and the light irradiator, the mask including an opening through which an upper portion of the support substrate is exposed, and a first cooling passage or a second cooling passage, the first cooling passage being configured to provide a path in which a coolant is flowable, the second cooling passage being configured to provide a path in which air is flowable and to provide part of the air to a central portion of the opening.

SOLDER BUMP FORMING MEMBER, METHOD FOR MANUFACTURING SOLDER BUMP FORMING MEMBER, AND METHOD FOR MANUFACTURING ELECTRODE SUBSTRATE PROVIDED WITH SOLDER BUMP

A solder bump forming member including: a base substrate having a plurality of recesses; and solder particles in the recesses, in which the solder particle has an average particle diameter of 1 to 35 μm and a C.V. value of 20% or less, and a part of the solder particle projects from the recess, or in cross-sectional view, when a depth of the recess is designated as H.sub.1, and a height of the solder particle is designated as H.sub.2, H.sub.1<H.sub.2 is established.

CONDUCTIVE PILLAR, METHOD FOR MANUFACTURING THE SAME, AND METHOD FOR MANUFACTURING BONDED STRUCTURE
20230041521 · 2023-02-09 · ·

Provided is a method for manufacturing a conductive pillar capable of bonding a substrate and a bonding member with high bonding strength via a bonding layer without employing an electroplating method, and a method for manufacturing a bonded structure by employing this method. A method for manufacturing a conductive pillar 1 includes, in sequence, the steps of forming a resist layer 16 on a substrate 11 provided with an electrode pad 13, the resist layer 16 including an opening portion 16a on the electrode pad 13, forming a thin Cu film 17 by sputtering or evaporating Cu on a surface of the substrate 11 provided with the resist layer 16 including the opening portion 16a, filling the opening portion 16a with a fine particle copper paste 12c, and sintering the fine particle copper paste 12c by heating the substrate 11 filled with the fine particle copper paste 12c.

SEMICONDUCTOR PACKAGE AND METHOD OF MANUFACTURING THE SAME
20230045383 · 2023-02-09 ·

A method of manufacturing a semiconductor package includes forming an insulating layer; forming a seed layer on the insulating layer; forming a photoresist layer on the seed layer; forming a plurality of line pattern holes by patterning the photoresist layer, a horizontal length of a middle portion of each of the plurality of line pattern holes being less than a horizontal length of an upper portion of each of the plurality of line pattern holes and a horizontal length of a lower portion of each of the plurality of line pattern holes; and forming a redistribution line pattern by performing a plating process using a portion of the seed layer exposed by the plurality of line pattern holes.

Semiconductor Package and Method of Forming Same
20230045422 · 2023-02-09 ·

In an embodiment, a method includes attaching a first package component to a first carrier, the first package component comprising: an aluminum pad disposed adjacent to a substrate; a sacrificial pad disposed adjacent to the substrate, the sacrificial pad comprising a major surface opposite the substrate, a protrusion of the sacrificial pad extending from the major surface; and a dielectric bond layer disposed around the aluminum pad and the sacrificial pad; attaching a second carrier to the first package component and the first carrier, the first package component being interposed between the first carrier and the second carrier; removing the first carrier; planarizing the dielectric bond layer to comprise a top surface being coplanar with the protrusion; and etching a portion of the protrusion.

Semiconductor Package and Method of Forming Same

A method of forming a semiconductor package includes attaching a first package component to a first carrier; attaching a second package component to the first carrier, the second package component laterally displaced from the first package component; attaching a third package component to the first package component, the third package component being electrically connected to the first package component; removing the first carrier from the first package component and the second package component; after removing the first carrier, performing a first circuit probe test on the second package component to obtain first test data of the second package component; and comparing the first test data of the second package component with prior data of the second package component.

Semiconductor devices including a thick metal layer and a bump

A semiconductor device includes an interlayer insulating layer disposed on a substrate; a plurality of middle interconnections disposed in the interlayer insulating layer; a pad disposed on the interlayer insulating layer; an upper interconnection disposed on the interlayer insulating layer; a protective insulating layer covering an edge of the pad, the upper interconnection, and a horizontal gap between the pad and the upper interconnection, the protective insulating layer having an opening on the pad; and a bump disposed on the pad, the bump extending on the protective insulating layer and overlapping the upper interconnection from a top-down view. At least one of the plurality of middle interconnections from among middle interconnections vertically closest to the pad has a first vertical thickness, the pad has a second vertical thickness that is twice to 100 times the first vertical thickness, a length of the gap between the pad and the upper interconnection is 1 μm or more, and an upper surface of the protective insulating layer is planar.